  ߑ   8     (              ֘                                                                   '   ,Toradex Colibri iMX8QXP on Aster Board        >   2toradex,colibri-imx8x-aster toradex,colibri-imx8x fsl,imx8qxp      aliases           =/bus@5b000000/ethernet@5b040000           G/bus@5b000000/ethernet@5b050000          Q/bus@5d000000/gpio@5d080000          W/bus@5d000000/gpio@5d090000          ]/bus@5d000000/gpio@5d0a0000          c/bus@5d000000/gpio@5d0b0000          i/bus@5d000000/gpio@5d0c0000          o/bus@5d000000/gpio@5d0d0000          u/bus@5d000000/gpio@5d0e0000          {/bus@5d000000/gpio@5d0f0000          /bus@5a000000/i2c@5a800000           /bus@5a000000/i2c@5a810000           /bus@5a000000/i2c@5a820000           /bus@5a000000/i2c@5a830000           /bus@5b000000/mmc@5b010000           /bus@5b000000/mmc@5b020000           /bus@5b000000/mmc@5b030000           /bus@5d000000/mailbox@5d1b0000           /bus@5d000000/mailbox@5d1c0000           /bus@5d000000/mailbox@5d1d0000           /bus@5d000000/mailbox@5d1e0000           /bus@5d000000/mailbox@5d1f0000           /bus@5a000000/serial@5a060000            /bus@5a000000/serial@5a070000            /bus@5a000000/serial@5a080000            /bus@5a000000/serial@5a090000             /vpu@2c000000/vpu-core@2d080000           /vpu@2c000000/vpu-core@2d090000       cpus                                 cpu@0            cpu          2arm,cortex-a35                            psci            
              @        )           6           C   @        U           b           s                z                         	      cpu@1            cpu          2arm,cortex-a35                           psci            
              @        )           6           C   @        U           b           s                z                         
      cpu@2            cpu          2arm,cortex-a35                           psci            
              @        )           6           C   @        U           b           s                z                               cpu@3            cpu          2arm,cortex-a35                           psci            
              @        )           6           C   @        U           b           s                z                               l2-cache0            2cache                                             @        +                       opp-table            2operating-points-v2                        opp-900000000               5          B@         I      opp-1200000000              G                   I                  interrupt-controller@51a00000            2arm,gic-v3                Q             Q                                     "      	                    reserved-memory                                   -   decoder-boot@84000000                                   4                 encoder-boot@86000000                                    4                 decoder-rpc@92000000                                    4                 dsp@92400000                 @                  4      	  ;disabled          encoder-rpc@94400000                 @       p           4                    pmu          2arm,cortex-a35-pmu          "               psci             2arm,psci-1.0            smc       system-controller            2fsl,imx-scu         Btx0 rx0 gip3          $  M                                 power-controller             2fsl,imx8qxp-scu-pd fsl,scu-pd           T                    clock-controller             2fsl,imx8qxp-clk fsl,scu-clk         h                    pinctrl          2fsl,imx8qxp-iomuxc          udefault                          ad7879intgrp                     !           _      adc0grp       0     d       `   c       `   h       `   g       `           e      atmeladaptergrp            N      !   M     !      atmelconnectorgrp                   !         !      canintgrp                    @      csictlgrp                                     csimclkgrp                   A      extio0grp              1     @      fec1grp       x     5          4          &       a   %     a   '       a   (       a   -       a   .       a   /       a   0      a           y      fec1slpgrp        x     5     A   4     A   &      A   %      A   '      A   (      A   -      A   .      A   /      A   0      A           z      flexcan0grp            j       !   i       !      flexcan1grp            l       !   k       !      flexcan2grp            n       !   m       !      gpioblongrp                  `      gpiohpdgrp             z             gpiokeysgrp               p A                 hog0grp                  a             S                 a   ,                a             T                 a             U                 a   R                 a                                                               X                                            hog1grp                         hog2grp                         hogscfwgrp                          i2c0grp                 !        !           V      i2c0mipilvds0grp               t          u             i2c0mipilvds1grp               x          y             i2c1grp            v     !   w     !           a      lcdifgrp         ,     L      `   H      `   K      `   J      @         @   7      `         `   8      `   9      `   :      `   ;      `   <      `   =      `   >      `   ?      `   @      `   A      `   B      `   C      `   E      `   F      `   G      `   I      `   )      `   P      `      lpspi2grp         0     Y      !   Z      @   [      @   \      @           F      lpspi2cs2grp               *      !      lpuart0grp        0     o          p          i         j                 K      lpuart2grp             r          q                  N      lpuart3grp             m         n                 P      lpuart3ctrlgrp        H     {          V          W                                                Q      pciebgrp          $          a        a          `      pwmagrp                   a   `      `           S      pwmbgrp            M      `                 pwmcgrp            N      `                 pwmdgrp                   a   O      `                 sai0grp       0     ^     @   a     @   ]     @   _     @           &      sgtl5000grp                  A      sgtl5000usbclkgrp              e      !           W      usb3503agrp                  a           Y      usbcdetgrp             3     @                 usbh1reggrp                 @                 usdhc1grp              	      A   
       !          !          !          !          !          !          !          !          !          A          !           m      usdhc1-100mhzgrp               	      A   
       !          !          !          !          !          !          !          !          !          A          !           n      usdhc1-200mhzgrp               	      A   
       !          !          !          !          !          !          !          !          !          A          !           o      usdhc2gpiogrp                   !           r      usdhc2gpioslpgrp                     `           v      usdhc2grp         T           A          !           !   !       !   "       !   #       !          !           q      usdhc2-100mhzgrp          T           A          !           !   !       !   "       !   #       !          !           s      usdhc2-200mhzgrp          T           A          !           !   !       !   "       !   #       !          !           t      usdhc2slpgrp          T           `         `          `   !      `   "      `   #      `          !           u      wifigrp                            ocotp            2fsl,imx8qxp-scu-ocotp                                  keys          "   2fsl,imx8qxp-sc-key fsl,imx-sc-key              t      	  ;disabled          rtc          2fsl,imx8qxp-sc-rtc        watchdog          "   2fsl,imx8qxp-sc-wdt fsl,imx-sc-wdt              <      thermal-sensor        *   2fsl,imx8qxp-sc-thermal fsl,imx-sc-thermal                                  timer            2arm,armv8-timer       0  "                                 
         clock-dummy          2fixed-clock         h                      
  clk_dummy                     clock-xtal32k            2fixed-clock         h                       xtal_32KHz        clock-xtal24m            2fixed-clock         h            n6         xtal_24MHz        thermal-zones      cpu0-thermal                                       c   trips      trip0            _        *           passive                  trip1            (        *        	   critical             cooling-maps       map0            5         0  :   	   
                  pmic-thermal                                          trips      trip0                    *           passive                  trip1            H        *        	   critical             cooling-maps       map0            5         0  :   	   
                     clock-img-ipg            2fixed-clock         h                     img_ipg_clk                  bus@58000000             2simple-bus                                   -X       X         jpegdec@58400000             X@             "      5           s                     I                     Y          n                   2nxp,imx8qxp-jpgdec          ;okay          jpegenc@58450000             XE             "      1           s                     I                     Y          n                   2nxp,imx8qxp-jpgenc          ;okay          clock-controller@585d0000            2fsl,imx8qxp-lpcg             X]             h           s              |             0  img_jpeg_dec_lpcg_clk img_jpeg_dec_lpcg_ipg_clk         n                      clock-controller@585f0000            2fsl,imx8qxp-lpcg             X_             h           s              |             0  img_jpeg_enc_lpcg_clk img_jpeg_enc_lpcg_ipg_clk         n                         vpu@2c000000                                     -,       ,                   ,                  n             ;okay             2nxp,imx8qxp-vpu    mailbox@2d000000             2fsl,imx6sx-mu            -              "                            n             ;okay                     mailbox@2d020000             2fsl,imx6sx-mu            -             "                            n             ;okay                     vpu-core@2d080000            -              2nxp,imx8q-vpu-decoder           n             Btx0 tx1 rx        $  M                                       ;okay                        vpu-core@2d090000            -              2nxp,imx8q-vpu-encoder           n             Btx0 tx1 rx        $  M                                       ;okay                           clock-cm40-ipg           2fixed-clock         h            )         cm40_ipg_clk                     bus@34000000             2simple-bus                                   -4       4                      serial@37220000          2fsl,imx8qxp-lpuart           7"             "              s                   	  ipg baud            I                Yn6         n           	  ;disabled          i2c@37230000          $   2fsl,imx8qxp-lpi2c fsl,imx7ulp-lpi2c          7#             "   	           s                     per ipg         I                 Yn6         n            	  ;disabled          intmux@37400000          2fsl,imx-intmux           7@                        `  "                                                                                                            s           ipg         n     !      	  ;disabled                     clock-controller@37620000            2fsl,imx8qxp-lpcg             7b             h           s                   |             *  cm40_lpcg_uart_clk cm40_lpcg_uart_ipg_clk           n                      clock-controller@37630000            2fsl,imx8qxp-lpcg             7c             h           s                    |             (  cm40_lpcg_i2c_clk cm40_lpcg_i2c_ipg_clk         n                          bus@53000000             2simple-bus                                   -S       S         gpu@53100000             2vivante,gc           S             "       @           s                          core shader         I                          Y)' 2        n               clock-audio-ipg          2fixed-clock         h            '         audio_ipg_clk              $      clock-ext-aud-mclk0          2fixed-clock         h                        ext_aud_mclk0              4      clock-ext-aud-mclk1          2fixed-clock         h                        ext_aud_mclk1              5      clock-esai0-rx           2fixed-clock         h                        esai0_rx_clk               6      clock-esai0-rx-hf            2fixed-clock         h                        esai0_rx_hf_clk            7      clock-esai0-tx           2fixed-clock         h                        esai0_tx_clk               8      clock-esai0-tx-hf            2fixed-clock         h                        esai0_tx_hf_clk            9      clock-spdif0-rx          2fixed-clock         h                      
  spdif0_rx              :      clock-sai0-rx-bclk           2fixed-clock         h                        sai0_rx_bclk               ;      clock-sai0-tx-bclk           2fixed-clock         h                        sai0_tx_bclk               <      clock-sai1-rx-bclk           2fixed-clock         h                        sai1_rx_bclk               =      clock-sai1-tx-bclk           2fixed-clock         h                        sai1_tx_bclk               >      clock-sai2-rx-bclk           2fixed-clock         h                        sai2_rx_bclk               ?      clock-sai3-rx-bclk           2fixed-clock         h                        sai3_rx_bclk               @      clock-sai4-rx-bclk           2fixed-clock         h                        sai4_rx_bclk               A      bus@59000000             2simple-bus                                   -Y       Y         asrc@59000000            2fsl,imx8qm-asrc          Y              "      t         d  s                                                                                                   mem ipg asrck_0 asrck_1 asrck_2 asrck_3 asrck_4 asrck_5 asrck_6 asrck_7 asrck_8 asrck_9 asrck_a asrck_b asrck_c asrck_d asrck_e asrck_f spba          `     !               !              !              !             !             !                  rxa rxb rxc txa txb txc           @                               n           	  ;disabled          esai@59010000            2fsl,imx8qm-esai          Y             "                 s   "      "       "               core extal fsys spba                !             !                   rx tx           n           	  ;disabled          spdif@59020000           2fsl,imx8qm-spdif             Y             "                        0  s   #          #                   $                  :  core rxtx0 rxtx1 rxtx2 rxtx3 rxtx4 rxtx5 rxtx6 rxtx7 spba               !             !   	               rx tx           n           	  ;disabled          sai@59040000             2fsl,imx8qm-sai           Y             "      :           s   %          %                    bus mclk0 mclk1 mclk2 mclk3         rx tx               !             !                   n     >        ;okay                        udefault            &                 sai@59050000             2fsl,imx8qm-sai           Y             "      <           s   '          '                    bus mclk0 mclk1 mclk2 mclk3         rx tx               !             !                   n     ?      	  ;disabled          sai@59060000             2fsl,imx8qm-sai           Y             "      >           s   (          (                    bus mclk0 mclk1 mclk2 mclk3         rx             !                  n     @      	  ;disabled          sai@59070000             2fsl,imx8qm-sai           Y             "      C           s   )          )                    bus mclk0 mclk1 mclk2 mclk3         rx             !                  n           	  ;disabled          dma-controller@591f0000          2fsl,imx8qm-edma          Y                        	            \         "      v         w         x         y         z         {                                                                   ;         ;         =         =         ?         D                                                                         n      @      A      B      C      D      E      F      G      H      I      J      K      L      M      N      O      P      Q      R      S      T      U      V      W           !      clock-controller@59400000            2fsl,imx8qxp-lpcg             Y@             h           s   $        |           asrc0_lpcg_ipg_clk          n                      clock-controller@59410000            2fsl,imx8qxp-lpcg             YA             h           s         $        |             (  esai0_lpcg_extal_clk esai0_lpcg_ipg_clk         n                "      clock-controller@59420000            2fsl,imx8qxp-lpcg             YB             h           s         $        |             %  spdif0_lpcg_tx_clk spdif0_lpcg_gclkw            n                #      clock-controller@59440000            2fsl,imx8qxp-lpcg             YD             h           s         $        |             !  sai0_lpcg_mclk sai0_lpcg_ipg_clk            n     >           %      clock-controller@59450000            2fsl,imx8qxp-lpcg             YE             h           s         $        |             !  sai1_lpcg_mclk sai1_lpcg_ipg_clk            n     ?           '      clock-controller@59460000            2fsl,imx8qxp-lpcg             YF             h           s         $        |             !  sai2_lpcg_mclk sai2_lpcg_ipg_clk            n     @           (      clock-controller@59470000            2fsl,imx8qxp-lpcg             YG             h           s         $        |             !  sai3_lpcg_mclk sai3_lpcg_ipg_clk            n                )      clock-controller@59590000            2fsl,imx8qxp-lpcg             YY             h           s   $        |           dsp_ram_lpcg_ipg_clk            n           asrc@59800000            2fsl,imx8qm-asrc          Y             "      |         d  s   *      *                                                                                          mem ipg asrck_0 asrck_1 asrck_2 asrck_3 asrck_4 asrck_5 asrck_6 asrck_7 asrck_8 asrck_9 asrck_a asrck_b asrck_c asrck_d asrck_e asrck_f spba          `     +               +              +              +             +             +                  rxa rxb rxc txa txb txc           @                              n           	  ;disabled          sai@59820000             2fsl,imx8qm-sai           Y             "      I           s   ,          ,                    bus mclk0 mclk1 mclk2 mclk3             +             +   	                rx tx           n           	  ;disabled               /      sai@59830000             2fsl,imx8qm-sai           Y             "      K           s   -          -                    bus mclk0 mclk1 mclk2 mclk3            +   
                tx          n           	  ;disabled               0      amix@59840000            2fsl,imx8qm-audmix            Y             s   .            ipg         n             '   /   0      	  ;disabled          mqs@59850000             2fsl,imx8qm-mqs           Y             s   1      1          
  mclk core           n           	  ;disabled          dma-controller@599f0000          2fsl,imx8qm-edma          Y                        	                      "      ~                                                                            J         J         L         X  n      l      m      n      o      p      q      r      s      t      u      v           +      clock-controller@59d00000            2fsl,imx8qxp-lpcg             Y             h           s     E           |            aud_rec_clk0_lpcg_clk           n     E           2      clock-controller@59d10000            2fsl,imx8qxp-lpcg             Y             h           s                |            aud_rec_clk1_lpcg_clk           n                3      clock-controller@59d20000            2fsl,imx8qxp-lpcg             Y             h           s     E            |            aud_pll_div_clk0_lpcg_clk           n     E                 clock-controller@59d30000            2fsl,imx8qxp-lpcg             Y             h           s                 |            aud_pll_div_clk1_lpcg_clk           n                      clock-controller@59d50000            2fsl,imx8qxp-lpcg             Y             h           s              |            mclkout0_lpcg_clk           n                X      clock-controller@59d60000            2fsl,imx8qxp-lpcg             Y             h           s              |            mclkout1_lpcg_clk           n           acm@59e00000             2fsl,imx8qxp-acm          Y             h           n                         E                         >     ?     @                               X  s   2       3                     4   5   6   7   8   9   :   ;   <   =   >   ?   @   A       aud_rec_clk0_lpcg_clk aud_rec_clk1_lpcg_clk aud_pll_div_clk0_lpcg_clk aud_pll_div_clk1_lpcg_clk ext_aud_mclk0 ext_aud_mclk1 esai0_rx_clk esai0_rx_hf_clk esai0_tx_clk esai0_tx_hf_clk spdif0_rx sai0_rx_bclk sai0_tx_bclk sai1_rx_bclk sai1_tx_bclk sai2_rx_bclk sai3_rx_bclk sai4_rx_bclk                   clock-controller@59c00000            2fsl,imx8qxp-lpcg             Y             h           s   $        |           asrc1_lpcg_ipg_clk          n                *      clock-controller@59c20000            2fsl,imx8qxp-lpcg             Y             h           s         $        |             !  sai4_lpcg_mclk sai4_lpcg_ipg_clk            n                ,      clock-controller@59c30000            2fsl,imx8qxp-lpcg             Y             h           s         $        |             !  sai5_lpcg_mclk sai5_lpcg_ipg_clk            n                -      clock-controller@59c40000            2fsl,imx8qxp-lpcg             Y             h           s   $        |            amix_lpcg_ipg_clk           n                .      clock-controller@59c50000            2fsl,imx8qxp-lpcg             Y             h           s         $        |             !  mqs0_lpcg_mclk mqs0_lpcg_ipg_clk            n                1         clock-dma-ipg            2fixed-clock         h            '         dma_ipg_clk            T      bus@5a000000             2simple-bus                                   -Z       Z         spi@5a000000             2fsl,imx7ulp-spi          Z                                        "      P                        s   B       B           per ipg         I      5           Y         n      5            C              C                   tx rx         	  ;disabled          spi@5a010000             2fsl,imx7ulp-spi          Z                                       "      Q                        s   D       D           per ipg         I      6           Y         n      6            C              C                  tx rx         	  ;disabled          spi@5a020000             2fsl,imx7ulp-spi          Z                                       "      R                        s   E       E           per ipg         I      7           Y         n      7            C              C                  tx rx         	  ;disabled            udefault            F        ,   G          H            spi@5a030000             2fsl,imx7ulp-spi          Z                                       "      S                        s   I       I           per ipg         I      8           Y         n      8            C              C                  tx rx         	  ;disabled          serial@5a060000          Z             "      Y           s   J      J          	  ipg baud            I      9           YĴ         n      9        rx tx               C             C   	                ;okay             2fsl,imx8qxp-lpuart          udefault            K      serial@5a070000          Z             "      Z           s   L      L          	  ipg baud            I      :           YĴ         n      :        rx tx               C   
          C                 	  ;disabled             2fsl,imx8qxp-lpuart        serial@5a080000          Z             "      [           s   M      M          	  ipg baud            I      ;           YĴ         n      ;        rx tx               C             C                   ;okay             2fsl,imx8qxp-lpuart          udefault            N      serial@5a090000          Z	             "      \           s   O      O          	  ipg baud            I      <           YĴ         n      <        rx tx               C             C                   ;okay             2fsl,imx8qxp-lpuart          udefault            P   Q      pwm@5a190000             2fsl,imx8qxp-pwm fsl,imx27-pwm            Z             "                  s   R      R            ipg per         I                 Yn6         5           n              udefault            S        ;okay          dma-controller@5a1f0000          2fsl,imx8qm-edma          Z                        	           "                                                                                                                                                        n                                                                                              C      clock-controller@5a400000            2fsl,imx8qxp-lpcg             Z@             h           s      5      T        |                spi0_lpcg_clk spi0_lpcg_ipg_clk         n      5           B      clock-controller@5a410000            2fsl,imx8qxp-lpcg             ZA             h           s      6      T        |                spi1_lpcg_clk spi1_lpcg_ipg_clk         n      6           D      clock-controller@5a420000            2fsl,imx8qxp-lpcg             ZB             h           s      7      T        |                spi2_lpcg_clk spi2_lpcg_ipg_clk         n      7           E      clock-controller@5a430000            2fsl,imx8qxp-lpcg             ZC             h           s      8      T        |                spi3_lpcg_clk spi3_lpcg_ipg_clk         n      8           I      clock-controller@5a460000            2fsl,imx8qxp-lpcg             ZF             h           s      9      T        |             '  uart0_lpcg_baud_clk uart0_lpcg_ipg_clk          n      9           J      clock-controller@5a470000            2fsl,imx8qxp-lpcg             ZG             h           s      :      T        |             '  uart1_lpcg_baud_clk uart1_lpcg_ipg_clk          n      :           L      clock-controller@5a480000            2fsl,imx8qxp-lpcg             ZH             h           s      ;      T        |             '  uart2_lpcg_baud_clk uart2_lpcg_ipg_clk          n      ;           M      clock-controller@5a490000            2fsl,imx8qxp-lpcg             ZI             h           s      <      T        |             '  uart3_lpcg_baud_clk uart3_lpcg_ipg_clk          n      <           O      clock-controller@5a590000            2fsl,imx8qxp-lpcg             ZY             h           s            T        |             (  adma_pwm_lpcg_clk adma_pwm_lpcg_ipg_clk         n                 R      i2c@5a800000             Z    @                                   "                  s   U       U           per ipg         I      `           Yn6         n      `        ;okay          $   2fsl,imx8qxp-lpi2c fsl,imx7ulp-lpi2c                  udefault            V   W   usb-hub@8            2smsc,usb3803                      ,  I     E        E         E      X            Y.                udefault            Y        @   Z              s   X            refclk          M           \           i   [              t   Z            audio-codec@a            2fsl,sgtl5000                
                  ,  I     E        E         E      X            Y.                s   X               \           ]           ^                 touchscreen@2c           2adi,ad7879-1            udefault            _            ,             [        "                            x                                                    *         	  ;disabled          gpio@43          2fcs,fxl6408             C         B        R         u  ^Wi-Fi_W_DISABLE Wi-Fi_WKUP_WLAN PWR_EN_+V3.3_WiFi_N PCIe_REF_CLK_EN USB_RESET_N USB_BYPASS_N Wi-Fi_PDn Wi-Fi_WKUP_BT               Z         i2c@5a810000             Z    @                                   "                  s   `       `           per ipg         I      a           Yn6         n      a      	  ;disabled          $   2fsl,imx8qxp-lpi2c fsl,imx7ulp-lpi2c                  udefault            a      i2c@5a820000             Z    @                                   "                  s   b       b           per ipg         I      b           Yn6         n      b      	  ;disabled          $   2fsl,imx8qxp-lpi2c fsl,imx7ulp-lpi2c       i2c@5a830000             Z    @                                   "                  s   c       c           per ipg         I      c           Yn6         n      c      	  ;disabled          $   2fsl,imx8qxp-lpi2c fsl,imx7ulp-lpi2c       adc@5a880000             2nxp,imx8qxp-adc         n            Z             "                               s   d       d           per ipg         I      e           Yn6         n      e        ;okay            udefault            e           ]      can@5a8d0000             2fsl,imx8qm-flexcan           Z             "                               s   f      f            ipg per         I      i           YbZ         n      i                              	  ;disabled          can@5a8e0000             2fsl,imx8qm-flexcan           Z             "                               s   f      f            ipg per         I      i           YbZ         n      j                             	  ;disabled          can@5a8f0000             2fsl,imx8qm-flexcan           Z             "                               s   f      f            ipg per         I      i           YbZ         n      k                             	  ;disabled          dma-controller@5a9f0000          2fsl,imx8qm-edma          Z   	                     	         `  "                                                                              @  n                                              clock-controller@5ac00000            2fsl,imx8qxp-lpcg             Z             h           s      `      T        |                i2c0_lpcg_clk i2c0_lpcg_ipg_clk         n      `           U      clock-controller@5ac10000            2fsl,imx8qxp-lpcg             Z             h           s      a      T        |                i2c1_lpcg_clk i2c1_lpcg_ipg_clk         n      a           `      clock-controller@5ac20000            2fsl,imx8qxp-lpcg             Z             h           s      b      T        |                i2c2_lpcg_clk i2c2_lpcg_ipg_clk         n      b           b      clock-controller@5ac30000            2fsl,imx8qxp-lpcg             Z             h           s      c      T        |                i2c3_lpcg_clk i2c3_lpcg_ipg_clk         n      c           c      clock-controller@5ac80000            2fsl,imx8qxp-lpcg             Z             h           s      e      T        |                adc0_lpcg_clk adc0_lpcg_ipg_clk         n      e           d      clock-controller@5acd0000            2fsl,imx8qxp-lpcg             Z             h           s      i      T   T        |                5  can0_lpcg_pe_clk can0_lpcg_ipg_clk can0_lpcg_chi_clk            n      i           f         clock-conn-axi           2fixed-clock         h            CU        conn_axi_clk                     clock-conn-ahb           2fixed-clock         h            	!        conn_ahb_clk                     clock-conn-ipg           2fixed-clock         h                    conn_ipg_clk                     clock-conn-bch           2fixed-clock         h            ׄ         conn_bch_clk          bus@5b000000             2simple-bus                                   -[       [         usb@5b0d0000          -   2fsl,imx7ulp-usb fsl,imx6ul-usb fsl,imx27-usb             [                          "                    g           h            s   i                                             n             ;okay                                 j   j         !         -         ?        K   k      usbmisc@5b0d0200            W         8   2fsl,imx7ulp-usbmisc fsl,imx7d-usbmisc fsl,imx6q-usbmisc          [               h      usbphy@5b100000          2fsl,imx7ulp-usbphy           [             s   i           n             ;okay               g      mmc@5b010000            "                   [             s   l      l      l            ipg ahb per         n              ;okay          "   2fsl,imx8qxp-usdhc fsl,imx7d-usdhc           d            n         |               "  udefault state_100mhz state_200mhz              m           n           o      mmc@5b020000            "                   [             s   p      p      p            ipg ahb per         n                                    ;okay          "   2fsl,imx8qxp-usdhc fsl,imx7d-usdhc           d              [   	              ^      (  udefault state_100mhz state_200mhz sleep            q   r           s   r           t   r           u   v                        mmc@5b030000            "                   [             s   w      w      w            ipg ahb per         n            	  ;disabled          "   2fsl,imx8qxp-usdhc fsl,imx7d-usdhc         ethernet@5b040000            [           0  "                                              s   x      x      x      x            ipg ahb enet_clk_ref ptp            I                          Y沀sY@                              n              ;okay          .   2fsl,imx8qxp-fec fsl,imx8qm-fec fsl,imx6sx-fec           udefault sleep              y           z        rmii            #   {         .   mdio                                 ethernet-phy@2           2ethernet-phy-ieee802.3-c22          ?   d                       {            ethernet@5b050000            [           0  "                                             s   |      |      |      |            ipg ahb enet_clk_ref ptp            I                          Y沀sY@                              n            	  ;disabled          .   2fsl,imx8qxp-fec fsl,imx8qm-fec fsl,imx6sx-fec         usb@5b110000             2fsl,imx8qm-usb3          [                                       -      (  s   }      }       }      }      }           lpm bus aclk ipg core           I                Y沀        n             ;okay       usb@5b120000          
   2cdns,usb3            [     [     [             Iotg xhci dev                       0  "                                            Shost peripheral otg wakeup          c   ~        hcdns3,usb3-phy          r           ;okay            host             usb-phy@5b160000             2nxp,salvo-phy            [             s   }           salvo_phy_clk           n                         ;okay               ~      clock-controller@5b200000            2fsl,imx8qxp-lpcg             [              h           s                       |                9  sdhc0_lpcg_per_clk sdhc0_lpcg_ipg_clk sdhc0_lpcg_ahb_clk            n                 l      clock-controller@5b210000            2fsl,imx8qxp-lpcg             [!             h           s                       |                9  sdhc1_lpcg_per_clk sdhc1_lpcg_ipg_clk sdhc1_lpcg_ahb_clk            n                 p      clock-controller@5b220000            2fsl,imx8qxp-lpcg             ["             h           s                       |                9  sdhc2_lpcg_per_clk sdhc2_lpcg_ipg_clk sdhc2_lpcg_ahb_clk            n                 w      clock-controller@5b230000            2fsl,imx8qxp-lpcg             [#             h         0  s                                            |                           enet0_lpcg_timer_clk enet0_lpcg_txc_sampling_clk enet0_lpcg_ahb_clk enet0_lpcg_ref_50mhz_clk enet0_lpcg_ipg_clk enet0_lpcg_ipg_s_clk            n                 x      clock-controller@5b240000            2fsl,imx8qxp-lpcg             [$             h         0  s                                            |                           enet1_lpcg_timer_clk enet1_lpcg_txc_sampling_clk enet1_lpcg_ahb_clk enet1_lpcg_rgmii_txc_clk enet1_lpcg_ipg_clk enet1_lpcg_ipg_s_clk            n                 |      clock-controller@5b270000            2fsl,imx8qxp-lpcg             ['             h           s              |            "  usboh3_ahb_clk usboh3_phy_ipg_clk           n                i      clock-controller@5b280000            2fsl,imx8qxp-lpcg             [(             h           |                         0  s                                       M  usb3_app_clk usb3_lpm_clk usb3_ipg_clk usb3_core_pclk usb3_phy_clk usb3_aclk            n                }      clock-controller@5b290000            2fsl,imx8qxp-lpcg             [)             h            s     	        	                 |                   '  gpmi_bch gpmi_io gpmi_apb gpmi_bch_apb          n     	                 clock-controller@5b290004            2fsl,imx8qxp-lpcg             [)            h           s           |           apbhdma_hclk            n     	                 dma-controller@5b810000       (   2fsl,imx8qxp-dma-apbh fsl,imx28-dma-apbh          [            0  "                                                       	           s               n     	                 nand-controller@5b812000             2fsl,imx8qxp-gpmi-nand            [      [@             Igpmi-nand bch                                     "                 Sbch          s                               '  gpmi_io gpmi_apb gpmi_bch gpmi_bch_apb                         rx-tx           n     	        I     	           Y      	  ;disabled             bus@5c000000             2simple-bus                                   -\       \         ddr-pmu@5c020000             2fsl,imx8-ddr-pmu             \             "                   clock-lsio-bus           2fixed-clock         h                     lsio_bus_clk                     bus@5d000000             2simple-bus                                    -]       ]                      pwm@5d000000             2fsl,imx27-pwm            ]              ipg per         s                    I                 Yn6         5           "       ^         	  ;disabled                       udefault       pwm@5d010000             2fsl,imx27-pwm            ]             ipg per         s                    I                 Yn6         5           "       _         	  ;disabled                       udefault       pwm@5d020000             2fsl,imx27-pwm            ]             ipg per         s                    I                 Yn6         5           "       `         	  ;disabled                       udefault       pwm@5d030000             2fsl,imx27-pwm            ]             ipg per         s                    I                 Yn6         5           "       a         	  ;disabled          gpio@5d080000            ]             "                   B        R                               n                2fsl,imx8qxp-gpio fsl,imx35-gpio       P           8            E            K            P            R          ^ SODIMM_70 SODIMM_60 SODIMM_58 SODIMM_78 SODIMM_72 SODIMM_80 SODIMM_46 SODIMM_62 SODIMM_48 SODIMM_74 SODIMM_50 SODIMM_52 SODIMM_54 SODIMM_66 SODIMM_64 SODIMM_68   SODIMM_82 SODIMM_56 SODIMM_28 SODIMM_30  SODIMM_61 SODIMM_103    SODIMM_25 SODIMM_27 SODIMM_100        gpio@5d090000            ]	             "                   B        R                               n                2fsl,imx8qxp-gpio fsl,imx35-gpio       0            Y   	      	   c            t          ^SODIMM_86 SODIMM_92 SODIMM_90 SODIMM_88    SODIMM_59  SODIMM_6 SODIMM_8   SODIMM_2 SODIMM_4 SODIMM_34 SODIMM_32 SODIMM_63 SODIMM_55 SODIMM_33 SODIMM_35 SODIMM_36 SODIMM_38 SODIMM_21 SODIMM_19 SODIMM_140 SODIMM_142 SODIMM_196 SODIMM_194 SODIMM_186 SODIMM_188 SODIMM_138               G      gpio@5d0a0000            ]
             "                   B        R                               n                2fsl,imx8qxp-gpio fsl,imx35-gpio       0            {            ~                       ^SODIMM_23   SODIMM_144        gpio@5d0b0000            ]             "                   B        R                               n                2fsl,imx8qxp-gpio fsl,imx35-gpio       0                                               ^SODIMM_96 SODIMM_75 SODIMM_37 SODIMM_29      SODIMM_43 SODIMM_45 SODIMM_69 SODIMM_71 SODIMM_73 SODIMM_77 SODIMM_89 SODIMM_93 SODIMM_95 SODIMM_99 SODIMM_105 SODIMM_107 SODIMM_98 SODIMM_102 SODIMM_104 SODIMM_106              [      gpio@5d0c0000            ]             "                   B        R                               n                2fsl,imx8qxp-gpio fsl,imx35-gpio                                            	                                                            %           ^   SODIMM_129 SODIMM_133 SODIMM_127 SODIMM_131             SODIMM_44  SODIMM_76 SODIMM_31 SODIMM_47 SODIMM_190 SODIMM_192 SODIMM_49 SODIMM_51 SODIMM_53                  gpio@5d0d0000            ]             "                   B        R                               n                2fsl,imx8qxp-gpio fsl,imx35-gpio       0            (            ,         	   3         a  ^ SODIMM_57 SODIMM_65 SODIMM_85     SODIMM_135 SODIMM_137 UNUSABLE_SODIMM_180 UNUSABLE_SODIMM_184               H      gpio@5d0e0000            ]             "                   B        R                               n                2fsl,imx8qxp-gpio fsl,imx35-gpio       gpio@5d0f0000            ]             "                   B        R                               n                2fsl,imx8qxp-gpio fsl,imx35-gpio       spi@5d120000                                       2nxp,imx8qxp-fspi             ]                   Ifspi_base fspi_mmap         "       \           s                          fspi_en fspi            n            	  ;disabled          mailbox@5d1b0000             ]             "                           	  ;disabled             2fsl,imx8qxp-mu fsl,imx6sx-mu          mailbox@5d1c0000             ]             "                           -   2fsl,imx8-mu-scu fsl,imx8qxp-mu fsl,imx6sx-mu                     mailbox@5d1d0000             ]             "                           	  ;disabled          -   2fsl,imx8-mu-scu fsl,imx8qxp-mu fsl,imx6sx-mu          mailbox@5d1e0000             ]             "                           	  ;disabled          -   2fsl,imx8-mu-scu fsl,imx8qxp-mu fsl,imx6sx-mu          mailbox@5d1f0000             ]             "                           	  ;disabled          -   2fsl,imx8-mu-scu fsl,imx8qxp-mu fsl,imx6sx-mu          mailbox@5d200000             ]              "                             n            	  ;disabled             2fsl,imx8qxp-mu fsl,imx6sx-mu          mailbox@5d210000             ]!             "                             n            	  ;disabled             2fsl,imx8qxp-mu fsl,imx6sx-mu          mailbox@5d280000             ](             "                             n               2fsl,imx8qxp-mu fsl,imx6sx-mu          clock-controller@5d400000            2fsl,imx8qxp-lpcg             ]@             h         4  s                                               |                      h  pwm0_lpcg_ipg_clk pwm0_lpcg_ipg_hf_clk pwm0_lpcg_ipg_s_clk pwm0_lpcg_ipg_slv_clk pwm0_lpcg_ipg_mstr_clk         n                       clock-controller@5d410000            2fsl,imx8qxp-lpcg             ]A             h         4  s                                               |                      h  pwm1_lpcg_ipg_clk pwm1_lpcg_ipg_hf_clk pwm1_lpcg_ipg_s_clk pwm1_lpcg_ipg_slv_clk pwm1_lpcg_ipg_mstr_clk         n                       clock-controller@5d420000            2fsl,imx8qxp-lpcg             ]B             h         4  s                                               |                      h  pwm2_lpcg_ipg_clk pwm2_lpcg_ipg_hf_clk pwm2_lpcg_ipg_s_clk pwm2_lpcg_ipg_slv_clk pwm2_lpcg_ipg_mstr_clk         n                       clock-controller@5d430000            2fsl,imx8qxp-lpcg             ]C             h         4  s                                               |                      h  pwm3_lpcg_ipg_clk pwm3_lpcg_ipg_hf_clk pwm3_lpcg_ipg_s_clk pwm3_lpcg_ipg_slv_clk pwm3_lpcg_ipg_mstr_clk         n                       clock-controller@5d440000            2fsl,imx8qxp-lpcg             ]D             h         4  s                                               |                      h  pwm4_lpcg_ipg_clk pwm4_lpcg_ipg_hf_clk pwm4_lpcg_ipg_s_clk pwm4_lpcg_ipg_slv_clk pwm4_lpcg_ipg_mstr_clk         n            clock-controller@5d450000            2fsl,imx8qxp-lpcg             ]E             h         4  s                                               |                      h  pwm5_lpcg_ipg_clk pwm5_lpcg_ipg_hf_clk pwm5_lpcg_ipg_s_clk pwm5_lpcg_ipg_slv_clk pwm5_lpcg_ipg_mstr_clk         n            clock-controller@5d460000            2fsl,imx8qxp-lpcg             ]F             h         4  s                                               |                      h  pwm6_lpcg_ipg_clk pwm6_lpcg_ipg_hf_clk pwm6_lpcg_ipg_s_clk pwm6_lpcg_ipg_slv_clk pwm6_lpcg_ipg_mstr_clk         n            clock-controller@5d470000            2fsl,imx8qxp-lpcg             ]G             h         4  s                                               |                      h  pwm7_lpcg_ipg_clk pwm7_lpcg_ipg_hf_clk pwm7_lpcg_ipg_s_clk pwm7_lpcg_ipg_slv_clk pwm7_lpcg_ipg_mstr_clk         n               chosen          /bus@5a000000/serial@5a090000         gpio-keys         
   2gpio-keys           udefault                    ;okay       key-wakeup             
        /   [   
            Wake-Up                              usbc-det             2linux,extcon-usb-gpio           udefault                       H   	            ;okay               j      regulator-module-3v3             2regulator-fixed         +V3.3            2Z         2Z           ^      regulator-module-3v3-avdd            2regulator-fixed          2Z         2Z        +V3.3_AVDD_AUDIO               \      regulator-module-vref-1v8            2regulator-fixed          w@         w@      	  vref-1v8               ]      regulator-usbh-vbus          2regulator-fixed         udefault                    -                  2         LK@         LK@      
  usbh_vbus              k      sound-card           2simple-audio-card           F           hi2s                    colibri-imx8x      simple-audio-card,codec         s   X                                simple-audio-card,cpu                          	interrupt-parent #address-cells #size-cells model compatible ethernet0 ethernet1 gpio0 gpio1 gpio2 gpio3 gpio4 gpio5 gpio6 gpio7 i2c0 i2c1 i2c2 i2c3 mmc0 mmc1 mmc2 mu0 mu1 mu2 mu3 mu4 serial0 serial1 serial2 serial3 vpu-core0 vpu-core1 device_type reg enable-method i-cache-size i-cache-line-size i-cache-sets d-cache-size d-cache-line-size d-cache-sets next-level-cache clocks operating-points-v2 #cooling-cells phandle cache-level cache-unified opp-shared opp-hz opp-microvolt clock-latency-ns opp-suspend #interrupt-cells interrupt-controller interrupts ranges no-map status mbox-names mboxes #power-domain-cells #clock-cells pinctrl-names pinctrl-0 fsl,pins linux,keycodes timeout-sec #thermal-sensor-cells clock-frequency clock-output-names polling-delay-passive polling-delay thermal-sensors temperature hysteresis trip cooling-device assigned-clocks assigned-clock-rates power-domains clock-indices #mbox-cells memory-region clock-names dmas dma-names fsl,asrc-rate fsl,asrc-width fsl,asrc-clk-map #sound-dai-cells #dma-cells dma-channels dma-channel-mask dais cs-gpios #pwm-cells bypass-gpios disabled-ports initial-mode intn-gpios reset-gpios VDDA-supply VDDD-supply VDDIO-supply touchscreen-max-pressure adi,resistance-plate-x adi,first-conversion-delay adi,acquisition-time adi,median-filter-size adi,averaging adi,conversion-interval gpio-controller #gpio-cells gpio-line-names #io-channel-cells vref-supply fsl,clk-source fsl,scu-index fsl,usbphy fsl,usbmisc ahb-burst-config tx-burst-size-dword rx-burst-size-dword adp-disable disable-over-current extcon hnp-disable power-active-high srp-disable vbus-supply #index-cells bus-width non-removable no-sd no-sdio pinctrl-1 pinctrl-2 fsl,tuning-start-tap fsl,tuning-step cd-gpios vmmc-supply pinctrl-3 disable-wp no-1-8-v fsl,num-tx-queues fsl,num-rx-queues phy-mode phy-handle fsl,magic-packet max-speed reg-names interrupt-names phys phy-names cdns,on-chip-buff-size dr_mode #phy-cells gpio-ranges stdout-path debounce-interval label linux,code wakeup-source id-gpios regulator-name regulator-min-microvolt regulator-max-microvolt gpio regulator-always-on simple-audio-card,bitclock-master simple-audio-card,format simple-audio-card,frame-master simple-audio-card,name sound-dai 