    8    (                                          Q    headacoustics,omap3-ha technexion,omap3-tao3530 ti,omap3430 ti,omap34xx ti,omap3                                     +         3   7TI OMAP3 HEAD acoustics baseboard with TAO3530 SOM     chosen        aliases          =/ocp@68000000/i2c@48070000           B/ocp@68000000/i2c@48072000           G/ocp@68000000/i2c@48060000           L/ocp@68000000/mmc@4809c000           Q/ocp@68000000/mmc@480b4000           V/ocp@68000000/mmc@480ad000           [/ocp@68000000/serial@4806a000            c/ocp@68000000/serial@4806c000            k/ocp@68000000/serial@49020000         cpus                         +       cpu@0             arm,cortex-a8            scpu                                   cpu                                                                   pmu@54000000              arm,cortex-a8-pmu            T                           debugss       soc           ti,omap-infra      mpu           ti,omap3-mpu             mpu       iva       
    ti,iva2.2            iva    dsp           ti,omap3-c64                ocp@68000000              ti,omap3-l3-smx simple-bus           h                  	   
                     +                      l3_main    l4@48000000           ti,omap3-l4-core simple-bus                      +                H         scm@2000              ti,omap3-scm simple-bus                                       +                           pinmux@30              ti,omap3-padconf pinctrl-single             0  8                     +                                            ,           J          gdefault         u               	   
      hsusbb2-pins          `                                                                      mmc1-pins         P                                 "    $    &                    mmc2-pins         0    (    *    ,    .    0    2                    wlan-gpio-pins            ^         uart3-pins            n  A   p                      i2c3-pins                                     mcspi1-pins                                                 mcspi3-pins                                              mcbsp3-pins            <      >     @     B                    twl4030-pins                A                  sound2-pins            n         led-blue-pins                             	      led-green-pins                            
      led-red-pins                                    poweroff-pins                                 powerdown-input-pins                                  fpga-boot0-pins                                                  fpga-boot1-pins             r     t      v      x                       scm_conf@270              syscon simple-bus              p  0                     +                  p  0               pbias_regulator@2b0           ti,pbias-omap3 ti,pbias-omap                                pbias_mmc_omap2430          pbias_mmc_omap2430           w@         -                     clocks                       +       clock@68          
    ti,clksel               h                                +       clock-mcbsp5-mux-fck@4                                    ti,composite-mux-clock          mcbsp5_mux_fck                                   clock-mcbsp3-mux-fck@0                                     ti,composite-mux-clock          mcbsp3_mux_fck                                   clock-mcbsp4-mux-fck@2                                    ti,composite-mux-clock          mcbsp4_mux_fck                                      mcbsp5_fck                        ti,composite-clock                                  clock@4       
    ti,clksel                                               +       clock-mcbsp1-mux-fck@2                                    ti,composite-mux-clock          mcbsp1_mux_fck                                   clock-mcbsp2-mux-fck@6                                    ti,composite-mux-clock          mcbsp2_mux_fck                                      mcbsp1_fck                        ti,composite-clock                                   mcbsp2_fck                        ti,composite-clock                                   mcbsp3_fck                        ti,composite-clock                                   mcbsp4_fck                        ti,composite-clock                                        clockdomains          pinmux@a00             ti,omap3-padconf pinctrl-single            
    \                     +                                            ,           J     twl4030-vpins-pins                                                                 target-module@480a6000            ti,sysc-omap2 ti,sysc            H
`D   H
`H   H
`L           rev sysc syss                                                                ick                      +                H
`           	  +disabled       aes1@0            ti,omap3-aes                    P                     2      	      
        7tx rx            target-module@480c5000            ti,sysc-omap2 ti,sysc            HPD   HPH   HPL           rev sysc syss                                                                ick                      +                HP           	  +disabled       aes2@0            ti,omap3-aes                    P                     2      A      B        7tx rx            prm@48306000              ti,omap3-prm             H0`   @                clocks                       +       virt_16_8m_ck                         fixed-clock         A Y             "      osc_sys_ck@d40                        ti,mux-clock                             !   "           @            #      sys_ck@1270                       ti,divider-clock                #        Q           ^              p         i            (      sys_clkout1@d70                       ti,gate-clock               #           p        Q         dpll3_x2_ck                       fixed-factor-clock              $                            dpll3_m2x2_ck                         fixed-factor-clock              %                                  '      dpll4_x2_ck                       fixed-factor-clock              &                            corex2_fck                        fixed-factor-clock              '                                  )      wkup_l4_ick                       fixed-factor-clock              (                                  h      corex2_d3_fck                         fixed-factor-clock              )                                        corex2_d5_fck                         fixed-factor-clock              )                                           clockdomains             cm@48004000           ti,omap3-cm          H @   @    clocks                       +       dummy_apb_pclk                        fixed-clock         A          omap_32k_fck                          fixed-clock         A               N      virt_12m_ck                       fixed-clock         A                    virt_13m_ck                       fixed-clock         A ]@                  virt_19200000_ck                          fixed-clock         A$                   virt_26000000_ck                          fixed-clock         A                   virt_38_4m_ck                         fixed-clock         AI             !      dpll4_ck@d00                          ti,omap3-dpll-per-clock             (   (                 D  0            &      dpll4_m2_ck@d48                       ti,divider-clock                &        ^   ?           H         i            *      dpll4_m2x2_mul_ck                         fixed-factor-clock              *                                  +      dpll4_m2x2_ck@d00                         ti,gate-clock               +        Q                                    ,      omap_96m_alwon_fck                        fixed-factor-clock              ,                                  8      dpll3_ck@d00                          ti,omap3-dpll-core-clock                (   (                 @  0            $      clock@1140        
    ti,clksel              @                                +       clock-dpll3-m3@16                                     ti,divider-clock            dpll3_m3_ck             $        ^            i            2      clock-dpll4-m6@24                                     ti,divider-clock            dpll4_m6_ck             &        ^   ?         i            D      clock-emu-src-mux@0                                    ti,mux-clock            emu_src_mux_ck              (   -   .   /            |      clock-pclk-fck@8                                      ti,divider-clock          	  pclk_fck                0        ^            i      clock-pclkx2-fck@6                                    ti,divider-clock            pclkx2_fck              0        ^            i      clock-atclk-fck@4                                     ti,divider-clock          
  atclk_fck               0        ^            i      clock-traceclk-src-fck@2                                      ti,mux-clock            traceclk_src_fck                (   -   .   /            1      clock-traceclk-fck@11                                     ti,divider-clock            traceclk_fck                1        ^            i         dpll3_m3x2_mul_ck                         fixed-factor-clock              2                                  3      dpll3_m3x2_ck@d00                         ti,gate-clock               3        Q                                    4      emu_core_alwon_ck                         fixed-factor-clock              4                                  -      sys_altclk                        fixed-clock         A                ;      mcbsp_clks                        fixed-clock         A                      core_ck                       fixed-factor-clock              %                                  5      dpll1_fck@940                         ti,divider-clock                5        Q           ^              	@         i            6      dpll1_ck@904                          ti,omap3-dpll-clock             (   6           	  	$  	@  	4                  dpll1_x2_ck                       fixed-factor-clock                                                7      dpll1_x2m2_ck@944                         ti,divider-clock                7        ^              	D         i            K      cm_96m_fck                        fixed-factor-clock              8                                  9      clock@d40         
    ti,clksel              @                                +       clock-dpll3-m2@27                                     ti,divider-clock            dpll3_m2_ck             $        ^            i            %      clock-omap-96m-fck@6                                      ti,mux-clock            omap_96m_fck                9   (            _      clock-omap-54m-fck@5                                      ti,mux-clock            omap_54m_fck                :   ;            G      clock-omap-48m-fck@3                                      ti,mux-clock            omap_48m_fck                <   ;            ?         clock@e40         
    ti,clksel              @                                +       clock-dpll4-m3@8                                      ti,divider-clock            dpll4_m3_ck             &        ^             i            =      clock-dpll4-m4@0                                       ti,divider-clock            dpll4_m4_ck             &        ^            i            @         dpll4_m3x2_mul_ck                         fixed-factor-clock              =                                  >      dpll4_m3x2_ck@d00                         ti,gate-clock               >        Q                                    :      cm_96m_d2_fck                         fixed-factor-clock              9                                  <      omap_12m_fck                          fixed-factor-clock              ?                                  `      dpll4_m4x2_mul_ck                         ti,fixed-factor-clock               @                                           A      dpll4_m4x2_ck@d00                         ti,gate-clock               A        Q                                             d      dpll4_m5_ck@f40                       ti,divider-clock                &        ^   ?           @         i            B      dpll4_m5x2_mul_ck                         ti,fixed-factor-clock               B                                           C      dpll4_m5x2_ck@d00                         ti,gate-clock               C        Q                                                   dpll4_m6x2_mul_ck                         fixed-factor-clock              D                                  E      dpll4_m6x2_ck@d00                         ti,gate-clock               E        Q                                    F      emu_per_alwon_ck                          fixed-factor-clock              F                                  .      clock@d70         
    ti,clksel              p                                +       clock-clkout2-src-gate@7                                       ti,composite-no-wait-gate-clock         clkout2_src_gate_ck             5            I      clock-clkout2-src-mux@0                                    ti,composite-mux-clock          clkout2_src_mux_ck              5   (   9   G            J      clock-sys-clkout2@3                                   ti,divider-clock            sys_clkout2             H        ^   @                  clkout2_src_ck                        ti,composite-clock              I   J            H      mpu_ck                        fixed-factor-clock              K                                  L      arm_fck@924                       ti,divider-clock                L           	$        ^         emu_mpu_alwon_ck                          fixed-factor-clock              L                                  /      clock@a40         
    ti,clksel              
@                                +       clock-l3-ick@0                                     ti,divider-clock            l3_ick              5        ^            i            M      clock-l4-ick@2                                    ti,divider-clock            l4_ick              M        ^            i            O      clock-gpt10-mux-fck@6                                     ti,composite-mux-clock          gpt10_mux_fck               N   (            \      clock-gpt11-mux-fck@7                                     ti,composite-mux-clock          gpt11_mux_fck               N   (            ^      clock-ssi-ssr-div-fck-3430es2@8                                   ti,composite-divider-clock          ssi_ssr_div_fck_3430es2             )      $                                                     clock@c40         
    ti,clksel              @                                +       clock-rm-ick@1                                    ti,divider-clock            rm_ick              O        ^            i      clock-gpt1-mux-fck@0                                       ti,composite-mux-clock          gpt1_mux_fck                N   (            g      clock-usim-mux-fck@3                                      ti,composite-mux-clock          usim_mux_fck          (      (   P   Q   R   S   T   U   V   W   X         i                     clock@a00         
    ti,clksel              
                                 +       clock-gpt10-gate-fck@11                                   ti,composite-gate-clock         gpt10_gate_fck              (            [      clock-gpt11-gate-fck@12                                   ti,composite-gate-clock         gpt11_gate_fck              (            ]      clock-mmchs2-fck@25                                   ti,wait-gate-clock          mmchs2_fck                                clock-mmchs1-fck@24                                   ti,wait-gate-clock          mmchs1_fck                                clock-i2c3-fck@17                                     ti,wait-gate-clock        	  i2c3_fck                                  clock-i2c2-fck@16                                     ti,wait-gate-clock        	  i2c2_fck                                  clock-i2c1-fck@15                                     ti,wait-gate-clock        	  i2c1_fck                                  clock-mcbsp5-gate-fck@10                
                      ti,composite-gate-clock         mcbsp5_gate_fck                               clock-mcbsp1-gate-fck@9             	                      ti,composite-gate-clock         mcbsp1_gate_fck                               clock-mcspi4-fck@21                                   ti,wait-gate-clock          mcspi4_fck              Y                  clock-mcspi3-fck@20                                   ti,wait-gate-clock          mcspi3_fck              Y                  clock-mcspi2-fck@19                                   ti,wait-gate-clock          mcspi2_fck              Y                  clock-mcspi1-fck@18                                   ti,wait-gate-clock          mcspi1_fck              Y                  clock-uart2-fck@14                                    ti,wait-gate-clock        
  uart2_fck               Y                  clock-uart1-fck@13                                    ti,wait-gate-clock        
  uart1_fck               Y                  clock-hdq-fck@22                                      ti,wait-gate-clock          hdq_fck             Z                  clock-modem-fck@31                                    ti,omap3-interface-clock          
  modem_fck               (                  clock-mspro-fck@23                                    ti,wait-gate-clock        
  mspro_fck                     clock-ssi-ssr-gate-fck-3430es2@0                                        ti,composite-no-wait-gate-clock         ssi_ssr_gate_fck_3430es2                )                  clock-mmchs3-fck@30                                   ti,wait-gate-clock          mmchs3_fck                                   gpt10_fck                         ti,composite-clock              [   \      gpt11_fck                         ti,composite-clock              ]   ^      core_96m_fck                          fixed-factor-clock              _                                        core_48m_fck                          fixed-factor-clock              ?                                  Y      core_12m_fck                          fixed-factor-clock              `                                  Z      core_l3_ick                       fixed-factor-clock              M                                  a      clock@a10         
    ti,clksel              
                                +       clock-sdrc-ick@1                                      ti,wait-gate-clock        	  sdrc_ick                a                  clock-mmchs2-ick@25                                   ti,omap3-interface-clock            mmchs2_ick              b                  clock-mmchs1-ick@24                                   ti,omap3-interface-clock            mmchs1_ick              b                  clock-hdq-ick@22                                      ti,omap3-interface-clock            hdq_ick             b                  clock-mcspi4-ick@21                                   ti,omap3-interface-clock            mcspi4_ick              b                  clock-mcspi3-ick@20                                   ti,omap3-interface-clock            mcspi3_ick              b                  clock-mcspi2-ick@19                                   ti,omap3-interface-clock            mcspi2_ick              b                  clock-mcspi1-ick@18                                   ti,omap3-interface-clock            mcspi1_ick              b                  clock-i2c3-ick@17                                     ti,omap3-interface-clock          	  i2c3_ick                b                  clock-i2c2-ick@16                                     ti,omap3-interface-clock          	  i2c2_ick                b                  clock-i2c1-ick@15                                     ti,omap3-interface-clock          	  i2c1_ick                b                  clock-uart2-ick@14                                    ti,omap3-interface-clock          
  uart2_ick               b                  clock-uart1-ick@13                                    ti,omap3-interface-clock          
  uart1_ick               b                  clock-gpt11-ick@12                                    ti,omap3-interface-clock          
  gpt11_ick               b                  clock-gpt10-ick@11                                    ti,omap3-interface-clock          
  gpt10_ick               b                  clock-mcbsp5-ick@10             
                      ti,omap3-interface-clock            mcbsp5_ick              b                  clock-mcbsp1-ick@9              	                      ti,omap3-interface-clock            mcbsp1_ick              b                  clock-omapctrl-ick@6                                      ti,omap3-interface-clock            omapctrl_ick                b                  clock-aes2-ick@28                                     ti,omap3-interface-clock          	  aes2_ick                b                  clock-sha12-ick@27                                    ti,omap3-interface-clock          
  sha12_ick               b                  clock-icr-ick@29                                      ti,omap3-interface-clock            icr_ick             b      clock-des2-ick@26                                     ti,omap3-interface-clock          	  des2_ick                b      clock-mspro-ick@23                                    ti,omap3-interface-clock          
  mspro_ick               b      clock-mailboxes-ick@7                                     ti,omap3-interface-clock            mailboxes_ick               b      clock-sad2d-ick@3                                     ti,omap3-interface-clock          
  sad2d_ick               M                  clock-hsotgusb-ick-3430es2@4                                  "    ti,omap3-hsotgusb-interface-clock           hsotgusb_ick_3430es2                a                  clock-ssi-ick-3430es2@0                                    ti,omap3-ssi-interface-clock            ssi_ick_3430es2             c                 clock-mmchs3-ick@30                                   ti,omap3-interface-clock            mmchs3_ick              b                     gpmc_fck                          fixed-factor-clock              a                            core_l4_ick                       fixed-factor-clock              O                                  b      clock@e00         
    ti,clksel                                               +       clock-dss-tv-fck                          ti,gate-clock           dss_tv_fck              G        Q                     clock-dss-96m-fck                         ti,gate-clock           dss_96m_fck             _        Q                     clock-dss2-alwon-fck                          ti,gate-clock           dss2_alwon_fck              (        Q                     clock-dss1-alwon-fck-3430es2@0                                     ti,dss-gate-clock           dss1_alwon_fck_3430es2              d                              dummy_ck                          fixed-clock         A          clock@c00         
    ti,clksel                                               +       clock-gpt1-gate-fck@0                                      ti,composite-gate-clock         gpt1_gate_fck               (            f      clock-gpio1-dbck@3                                    ti,gate-clock           gpio1_dbck              e                  clock-wdt2-fck@5                                      ti,wait-gate-clock        	  wdt2_fck                e                  clock-sr1-fck@6                                   ti,wait-gate-clock          sr1_fck             (                 clock-sr2-fck@7                                   ti,wait-gate-clock          sr2_fck             (                 clock-usim-gate-fck@9               	                      ti,composite-gate-clock         usim_gate_fck               _                     gpt1_fck                          ti,composite-clock              f   g                 wkup_32k_fck                          fixed-factor-clock              N                                  e      clock@c10         
    ti,clksel                                              +       clock-wdt2-ick@5                                      ti,omap3-interface-clock          	  wdt2_ick                h                  clock-wdt1-ick@4                                      ti,omap3-interface-clock          	  wdt1_ick                h                  clock-gpio1-ick@3                                     ti,omap3-interface-clock          
  gpio1_ick               h                  clock-omap-32ksync-ick@2                                      ti,omap3-interface-clock            omap_32ksync_ick                h                  clock-gpt12-ick@1                                     ti,omap3-interface-clock          
  gpt12_ick               h                  clock-gpt1-ick@0                                       ti,omap3-interface-clock          	  gpt1_ick                h                  clock-usim-ick@9                	                      ti,omap3-interface-clock          	  usim_ick                h                     per_96m_fck                       fixed-factor-clock              8                                        per_48m_fck                       fixed-factor-clock              ?                                  i      clock@1000        
    ti,clksel                                               +       clock-uart3-fck@11                                    ti,wait-gate-clock        
  uart3_fck               i                  clock-gpt2-gate-fck@3                                     ti,composite-gate-clock         gpt2_gate_fck               (            k      clock-gpt3-gate-fck@4                                     ti,composite-gate-clock         gpt3_gate_fck               (            m      clock-gpt4-gate-fck@5                                     ti,composite-gate-clock         gpt4_gate_fck               (            o      clock-gpt5-gate-fck@6                                     ti,composite-gate-clock         gpt5_gate_fck               (            q      clock-gpt6-gate-fck@7                                     ti,composite-gate-clock         gpt6_gate_fck               (            s      clock-gpt7-gate-fck@8                                     ti,composite-gate-clock         gpt7_gate_fck               (            u      clock-gpt8-gate-fck@9               	                      ti,composite-gate-clock         gpt8_gate_fck               (            w      clock-gpt9-gate-fck@10              
                      ti,composite-gate-clock         gpt9_gate_fck               (            y      clock-gpio6-dbck@17                                   ti,gate-clock           gpio6_dbck              j                  clock-gpio5-dbck@16                                   ti,gate-clock           gpio5_dbck              j                  clock-gpio4-dbck@15                                   ti,gate-clock           gpio4_dbck              j                  clock-gpio3-dbck@14                                   ti,gate-clock           gpio3_dbck              j                  clock-gpio2-dbck@13                                   ti,gate-clock           gpio2_dbck              j                  clock-wdt3-fck@12                                     ti,wait-gate-clock        	  wdt3_fck                j                  clock-mcbsp2-gate-fck@0                                    ti,composite-gate-clock         mcbsp2_gate_fck                               clock-mcbsp3-gate-fck@1                                   ti,composite-gate-clock         mcbsp3_gate_fck                               clock-mcbsp4-gate-fck@2                                   ti,composite-gate-clock         mcbsp4_gate_fck                                  clock@1040        
    ti,clksel              @                                +       clock-gpt2-mux-fck@0                                       ti,composite-mux-clock          gpt2_mux_fck                N   (            l      clock-gpt3-mux-fck@1                                      ti,composite-mux-clock          gpt3_mux_fck                N   (            n      clock-gpt4-mux-fck@2                                      ti,composite-mux-clock          gpt4_mux_fck                N   (            p      clock-gpt5-mux-fck@3                                      ti,composite-mux-clock          gpt5_mux_fck                N   (            r      clock-gpt6-mux-fck@4                                      ti,composite-mux-clock          gpt6_mux_fck                N   (            t      clock-gpt7-mux-fck@5                                      ti,composite-mux-clock          gpt7_mux_fck                N   (            v      clock-gpt8-mux-fck@6                                      ti,composite-mux-clock          gpt8_mux_fck                N   (            x      clock-gpt9-mux-fck@7                                      ti,composite-mux-clock          gpt9_mux_fck                N   (            z         gpt2_fck                          ti,composite-clock              k   l                 gpt3_fck                          ti,composite-clock              m   n      gpt4_fck                          ti,composite-clock              o   p      gpt5_fck                          ti,composite-clock              q   r      gpt6_fck                          ti,composite-clock              s   t      gpt7_fck                          ti,composite-clock              u   v      gpt8_fck                          ti,composite-clock              w   x      gpt9_fck                          ti,composite-clock              y   z      per_32k_alwon_fck                         fixed-factor-clock              N                                  j      per_l4_ick                        fixed-factor-clock              O                                  {      clock@1010        
    ti,clksel                                              +       clock-gpio6-ick@17                                    ti,omap3-interface-clock          
  gpio6_ick               {                  clock-gpio5-ick@16                                    ti,omap3-interface-clock          
  gpio5_ick               {                  clock-gpio4-ick@15                                    ti,omap3-interface-clock          
  gpio4_ick               {                  clock-gpio3-ick@14                                    ti,omap3-interface-clock          
  gpio3_ick               {                  clock-gpio2-ick@13                                    ti,omap3-interface-clock          
  gpio2_ick               {                  clock-wdt3-ick@12                                     ti,omap3-interface-clock          	  wdt3_ick                {                  clock-uart3-ick@11                                    ti,omap3-interface-clock          
  uart3_ick               {                  clock-uart4-ick@18                                    ti,omap3-interface-clock          
  uart4_ick               {                  clock-gpt9-ick@10               
                      ti,omap3-interface-clock          	  gpt9_ick                {                  clock-gpt8-ick@9                	                      ti,omap3-interface-clock          	  gpt8_ick                {                  clock-gpt7-ick@8                                      ti,omap3-interface-clock          	  gpt7_ick                {                  clock-gpt6-ick@7                                      ti,omap3-interface-clock          	  gpt6_ick                {                  clock-gpt5-ick@6                                      ti,omap3-interface-clock          	  gpt5_ick                {                  clock-gpt4-ick@5                                      ti,omap3-interface-clock          	  gpt4_ick                {                  clock-gpt3-ick@4                                      ti,omap3-interface-clock          	  gpt3_ick                {                  clock-gpt2-ick@3                                      ti,omap3-interface-clock          	  gpt2_ick                {                  clock-mcbsp2-ick@0                                     ti,omap3-interface-clock            mcbsp2_ick              {                  clock-mcbsp3-ick@1                                    ti,omap3-interface-clock            mcbsp3_ick              {                  clock-mcbsp4-ick@2                                    ti,omap3-interface-clock            mcbsp4_ick              {                     emu_src_ck                        ti,clkdm-gate-clock             |            0      secure_32k_fck                        fixed-clock         A               }      gpt12_fck                         fixed-factor-clock              }                                       wdt1_fck                          fixed-factor-clock              }                            security_l4_ick2                          fixed-factor-clock              O                                  ~      clock@a14         
    ti,clksel              
                                +       clock-aes1-ick@3                                      ti,omap3-interface-clock          	  aes1_ick                ~                  clock-rng-ick@2                                   ti,omap3-interface-clock            rng_ick             ~                  clock-sha11-ick@1                                     ti,omap3-interface-clock          
  sha11_ick               ~      clock-des1-ick@0                                       ti,omap3-interface-clock          	  des1_ick                ~      clock-pka-ick@4                                   ti,omap3-interface-clock            pka_ick                      clock@f00         
    ti,clksel                                               +       clock-cam-mclk@0                                       ti,gate-clock         	  cam_mclk                               clock-csi2-96m-fck@1                                      ti,gate-clock           csi2_96m_fck                                     cam_ick@f10                   !    ti,omap3-no-wait-interface-clock                O                   Q                      security_l3_ick                       fixed-factor-clock              M                                        ssi_l4_ick                        fixed-factor-clock              O                                  c      sr_l4_ick                         fixed-factor-clock              O                            dpll2_fck@40                          ti,divider-clock                5        Q           ^               @         i                  dpll2_ck@4                        ti,omap3-dpll-clock             (                  $   @   4                                             dpll2_m2_ck@44                        ti,divider-clock                        ^               D         i                  iva2_ck@0                         ti,wait-gate-clock                                   Q                      clock@a18         
    ti,clksel              
                               )             +       clock-mad2d-ick@3                                     ti,omap3-interface-clock          
  mad2d_ick               M                  clock-usbtll-ick@2                                    ti,omap3-interface-clock            usbtll_ick              b                     ssi_ssr_fck_3430es2                       ti,composite-clock                                   ssi_sst_fck_3430es2                       fixed-factor-clock                                               
      sys_d2_ck                         fixed-factor-clock              (                                  P      omap_96m_d2_fck                       fixed-factor-clock              _                                  Q      omap_96m_d4_fck                       fixed-factor-clock              _                                  R      omap_96m_d8_fck                       fixed-factor-clock              _                                  S      omap_96m_d10_fck                          fixed-factor-clock              _                      
            T      dpll5_m2_d4_ck                        fixed-factor-clock                                                U      dpll5_m2_d8_ck                        fixed-factor-clock                                                V      dpll5_m2_d16_ck                       fixed-factor-clock                                                W      dpll5_m2_d20_ck                       fixed-factor-clock                                                X      usim_fck                          ti,composite-clock                       dpll5_ck@d04                          ti,omap3-dpll-clock             (   (             $  L  4                                    dpll5_m2_ck@d50                       ti,divider-clock                        ^              P         i                  sgx_gate_fck@b00                          ti,composite-gate-clock             5        Q                                 core_d3_ck                        fixed-factor-clock              5                                        core_d4_ck                        fixed-factor-clock              5                                        core_d6_ck                        fixed-factor-clock              5                                        omap_192m_alwon_fck                       fixed-factor-clock              ,                                        core_d2_ck                        fixed-factor-clock              5                                        sgx_mux_fck@b40                       ti,composite-mux-clock                        9                       @                  sgx_fck                       ti,composite-clock                                  sgx_ick@b10                       ti,wait-gate-clock              M                   Q                      cpefuse_fck@a08                       ti,gate-clock               (           
        Q                      ts_fck@a08                        ti,gate-clock               N           
        Q                     usbtll_fck@a08                        ti,wait-gate-clock                         
        Q                     dss_ick_3430es2@e10                       ti,omap3-dss-interface-clock                O                   Q                      usbhost_120m_fck@1400                         ti,gate-clock                                   Q                     usbhost_48m_fck@1400                          ti,dss-gate-clock               ?                    Q                      usbhost_ick@1410                          ti,omap3-dss-interface-clock                O                   Q                         clockdomains       core_l3_clkdm             ti,clockdomain                       dpll3_clkdm           ti,clockdomain              $      dpll1_clkdm           ti,clockdomain                    per_clkdm             ti,clockdomain        h                                                                                       emu_clkdm             ti,clockdomain              0      dpll4_clkdm           ti,clockdomain              &      wkup_clkdm            ti,clockdomain        $                                    dss_clkdm             ti,clockdomain                                core_l4_clkdm             ti,clockdomain                                                                                                                                cam_clkdm             ti,clockdomain                       iva2_clkdm            ti,clockdomain                    dpll2_clkdm           ti,clockdomain                    d2d_clkdm             ti,clockdomain                          dpll5_clkdm           ti,clockdomain                    sgx_clkdm             ti,clockdomain                    usbhost_clkdm             ti,clockdomain                                target-module@48320000            ti,sysc-omap2 ti,sysc            H2     H2          	  rev sysc                               e            fck ick                      +                H2        counter@0             ti,omap-counter32k                            interrupt-controller@48200000             ti,omap3-intc                                H                        target-module@48056000            ti,sysc-omap2 ti,sysc            H`    H`,   H`(           rev sysc syss             #        6                                                   a         ick                      +                H`       dma-controller@0              ti,omap3430-sdma ti,omap-sdma                                                D           O            \   `                     gpio@48310000             ti,omap3-gpio            H1                          gpio1            i         {                                     gpio@49050000             ti,omap3-gpio            I                          gpio2            {                                     gpio@49052000             ti,omap3-gpio            I                          gpio3            {                                     gpio@49054000             ti,omap3-gpio            I@                          gpio4            {                                     gpio@49056000             ti,omap3-gpio            I`                !         gpio5            {                                                gpio@49058000             ti,omap3-gpio            I                "         gpio6            {                                                serial@4806a000           ti,omap3-uart            H                   H        2      1      2        7tx rx            uart1           Al       serial@4806c000           ti,omap3-uart            H                  I        2      3      4        7tx rx            uart2           Al       serial@49020000           ti,omap3-uart            I                   J        2      5      6        7tx rx            uart3           Al         gdefault         u         i2c@48070000              ti,omap3-i2c             H                 8                     +             i2c1            A '@   twl@48              H                                  ti,twl4030                              gdefault         u         audio             ti,twl4030-audio       codec            rtc           ti,twl4030-rtc                    bci           ti,twl4030-bci              	                                    vac       watchdog              ti,twl4030-wdt        regulator-vaux1           ti,twl4030-vaux1          regulator-vaux2           ti,twl4030-vaux2          	  vdd_ehci             w@         w@               regulator-vaux3           ti,twl4030-vaux3          regulator-vaux4           ti,twl4030-vaux4          regulator-vdd1            ti,twl4030-vdd1          	'                            regulator-vdac            ti,twl4030-vdac          w@         w@      regulator-vio             ti,twl4030-vio        regulator-vintana1            ti,twl4030-vintana1       regulator-vintana2            ti,twl4030-vintana2       regulator-vintdig             ti,twl4030-vintdig        regulator-vmmc1           ti,twl4030-vmmc1             :         0                  regulator-vmmc2           ti,twl4030-vmmc2             :         0      regulator-vusb1v5             ti,twl4030-vusb1v5                    regulator-vusb1v8             ti,twl4030-vusb1v8                    regulator-vusb3v1             ti,twl4030-vusb3v1                    regulator-vpll1           ti,twl4030-vpll1          regulator-vpll2           ti,twl4030-vpll2             w@         w@      regulator-vsim            ti,twl4030-vsim          w@         -                  gpio              ti,twl4030-gpio          {                                                                              twl4030-usb           ti,twl4030-usb              
                                 *           8           A               	      pwm           ti,twl4030-pwm          L         pwmled            ti,twl4030-pwmled           L         pwrbutton             ti,twl4030-pwrbutton                      keypad            ti,twl4030-keypad                       W           g         madc              ti,twl4030-madc                     z                           i2c@48072000              ti,omap3-i2c             H                 9                     +             i2c2          	  +disabled          i2c@48060000              ti,omap3-i2c             H                 =                     +             i2c3            A         gdefault         u         mailbox@48094000              ti,omap3-mailbox             mailbox          H	@                                                    mbox-dsp                                                    spi@48098000              ti,omap2-mcspi           H	                A                     +             mcspi1                   @  2      #      $      %      &      '      (      )      *         7tx0 rx0 tx1 rx1 tx2 rx2 tx3 rx3         gdefault         u         spi@4809a000              ti,omap2-mcspi           H	                B                     +             mcspi2                      2      +      ,      -      .        7tx0 rx0 tx1 rx1       spi@480b8000              ti,omap2-mcspi           H                [                     +             mcspi3                      2                                7tx0 rx0 tx1 rx1         gdefault         u         spi@480ba000              ti,omap2-mcspi           H                0                     +             mcspi4                     2      F      G        7tx0 rx0       1w@480b2000           ti,omap3-1w          H                 :         hdq1w         mmc@4809c000              ti,omap3-hsmmc           H	                S         mmc1                     2      =      >        7tx rx                      gdefault         u                                                            mmc@480b4000              ti,omap3-hsmmc           H@                V         mmc2            2      /      0        7tx rx           gdefault         u                       &                    4      mmc@480ad000              ti,omap3-hsmmc           H
                ^         mmc3            2      M      N        7tx rx         	  +disabled          mmu@480bd400            G              ti,omap2-iommu           H                         mmu_isp         T                    mmu@5d000000            G              ti,omap2-iommu           ]                           mmu_iva       	  +disabled          wdt@48314000              ti,omap3-wdt             H1@          
   wd_timer2         mcbsp@48074000            ti,omap3-mcbsp           H@            mpu                ;   <        dcommon tx rx            t            mcbsp1          2                     7tx rx                        fck       	  +disabled          target-module@480a0000            ti,sysc-omap2 ti,sysc            H
 <   H
 @   H
 D           rev sysc syss                                                             ick                      +                H
         rng@0             ti,omap2-rng                                 4         mcbsp@49022000            ti,omap3-mcbsp           I     I            mpu sidetone                   >   ?           dcommon tx rx sidetone           t            mcbsp2 mcbsp2_sidetone          2      !      "        7tx rx                           fck ick         +okay                     mcbsp@49024000            ti,omap3-mcbsp           I@    I            mpu sidetone                   Y   Z           dcommon tx rx sidetone           t            mcbsp3 mcbsp3_sidetone          2                    7tx rx                           fck ick         +okay            gdefault         u        mcbsp@49026000            ti,omap3-mcbsp           I`            mpu                6   7        dcommon tx rx            t            mcbsp4          2                    7tx rx                       fck                   	  +disabled          mcbsp@48096000            ti,omap3-mcbsp           H	`            mpu                Q   R        dcommon tx rx            t            mcbsp5          2                    7tx rx                       fck       	  +disabled          sham@480c3000             ti,omap3-sham            sham             H0    d            1        2      E        7rx        	  +disabled          target-module@48318000            ti,sysc-omap2-timer ti,sysc          H1    H1   H1           rev sysc syss             '                                                    fck ick                      +                H1                         timer@0           ti,omap3430-timer                                       fck             %                              N         target-module@49032000            ti,sysc-omap2-timer ti,sysc          I     I    I            rev sysc syss             '                                                    fck ick                      +                I        timer@0           ti,omap3430-timer                               &         timer@49034000            ti,omap3430-timer            I@                '         timer3        timer@49036000            ti,omap3430-timer            I`                (         timer4        timer@49038000            ti,omap3430-timer            I                )         timer5                 timer@4903a000            ti,omap3430-timer            I                *         timer6                 timer@4903c000            ti,omap3430-timer            I                +         timer7                 timer@4903e000            ti,omap3430-timer            I                ,         timer8                          timer@49040000            ti,omap3430-timer            I                 -         timer9                 timer@48086000            ti,omap3430-timer            H`                .         timer10                timer@48088000            ti,omap3430-timer            H                /         timer11                target-module@48304000            ti,sysc-omap2-timer ti,sysc          H0@    H0@   H0@           rev sysc syss             '                                                    fck ick                      +                H0@       timer@0           ti,omap3430-timer                               _                           usbhstll@48062000             ti,usbhs-tll             H                 N         usb_tll_hs        usbhshost@48064000            ti,usbhs-host            H@             usb_host_hs                      +                   	  ehci-phy       ohci@48064400             ti,ohci-omap3            HD                L               ehci@48064800             ti,ehci-omap             HH                M        6               gpmc@6e000000             ti,omap3430-gpmc             gpmc             n                         2              7rxtx            ;           G                        +                                {                            0                    nand@0,0              ti,omap2-nand                                                                  Y           h           zsw                         $           $                                 $                      0                              +   H        <   H        M   6        \                        +      x-loader@0        	  nX-Loader                          bootloaders@80000           nU-Boot                       bootloaders_env@260000          nU-Boot Env            &           kernel@280000           nKernel            (   @        filesystem@680000           nFile System           h                target-module@480ab000            ti,sysc-omap2 ti,sysc            H
    H
   H
           rev sysc syss                      6                                                fck                      +                H
                   usb@0             ti,omap3-musb                               \   ]        dmc dma          t                                               	        6  	      	  usb2-phy            <              2         dss@48050000              ti,omap3-dss             H           	  +disabled          	   dss_core                         fck                      +                dispc@48050400            ti,omap3-dispc           H                      
   dss_dispc                        fck       encoder@4804fc00              ti,omap3-dsi             H    H    @H             proto phy pll                     	  +disabled          	   dss_dsi1                            fck sys_clk                      +          encoder@48050800              ti,omap3-rfbi            H          	  +disabled          	   dss_rfbi                            fck ick       encoder@48050c00              ti,omap3-venc            H          	  +disabled          	   dss_venc                         fck          ssi-controller@48058000           ti,omap3-ssi             ssi         +okay             H    H            sys gdd             G        dgdd_mpu                      +                           
            ssi_ssr_fck ssi_sst_fck ssi_ick    ssi-port@4805a000             ti,omap3-ssi-port            H    H            tx rx               C   D      ssi-port@4805b000             ti,omap3-ssi-port            H    H            tx rx               E   F         pinmux@480025d8            ti,omap3-padconf pinctrl-single          H %   $                     +                                            ,           J        isp@480bc000              ti,omap3-isp             H   H   |                                    l                          ports                        +             bandgap@48002524             H %$             ti,omap34xx-bandgap                              target-module@480cb000            ti,sysc-omap3430-sr ti,sysc          smartreflex_core             H$           sysc                                   fck                      +                H       smartreflex@0             ti,omap3-smartreflex-core                                        target-module@480c9000            ti,sysc-omap3430-sr ti,sysc          smartreflex_mpu_iva          H$           sysc                                   fck                      +                H       smartreflex@480c9000              ti,omap3-smartreflex-mpu-iva                                         target-module@50000000            ti,sysc-omap2 ti,sysc            P             rev                        fck ick                      +                P         gpu@0         #    ti,omap3430-gpu img,powervr-sgx530                                          opp-table             operating-points-v2-ti-cpu                            opp-125000000               sY@                            opp-250000000               沀         g8 g8 g8                          opp-500000000               e          O O O                 opp-550000000                U         tx tx tx                 opp-600000000               #F          p p p                 opp-720000000               *T          p p p                             thermal-zones      cpu-thermal                    3          A      N         N     trips      cpu_alert           ^ 8        j           zpassive                  cpu_crit            ^ _        j        	   zcritical             cooling-maps       map0            u          z                 memory@80000000          smemory                       hsusb2_power_reg              regulator-fixed         hsusb2_vbus          2Z         2Z                           p                 hsusb2-phy-pins           usb-nop-xceiv                                     A                     sound             ti,omap-twl4030         omap3beagle                 regulator-mmc2-sdio-poweron           regulator-fixed         regulator-mmc2-sdio-poweron          0         0                          '                  gpio_poweroff           gdefault         u            gpio-poweroff                            	compatible interrupt-parent #address-cells #size-cells model i2c0 i2c1 i2c2 mmc0 mmc1 mmc2 serial0 serial1 serial2 device_type reg clocks clock-names clock-latency operating-points-v2 #cooling-cells cpu0-supply phandle interrupts ti,hwmods ranges #pinctrl-cells #interrupt-cells interrupt-controller pinctrl-single,register-width pinctrl-single,function-mask pinctrl-names pinctrl-0 pinctrl-single,pins syscon regulator-name regulator-min-microvolt regulator-max-microvolt #clock-cells clock-output-names reg-names ti,sysc-mask ti,sysc-sidle ti,syss-mask status dmas dma-names clock-frequency ti,bit-shift ti,max-div ti,index-starts-at-one clock-mult clock-div ti,set-bit-to-disable ti,clock-mult ti,clock-div ti,set-rate-parent ti,index-power-of-two ti,dividers ti,low-power-stop ti,lock ti,low-power-bypass #ssize-cells ti,sysc-midle #dma-cells dma-channels dma-requests ti,gpio-always-on gpio-controller #gpio-cells interrupts-extended bci3v1-supply io-channels io-channel-names regulator-always-on ti,use-leds ti,pullups ti,pulldowns usb1v5-supply usb1v8-supply usb3v1-supply usb_mode #phy-cells #pwm-cells keypad,num-rows keypad,num-columns #io-channel-cells #mbox-cells ti,mbox-num-users ti,mbox-num-fifos ti,mbox-tx ti,mbox-rx ti,spi-num-cs ti,dual-volt pbias-supply vmmc-supply vqmmc-supply cd-gpios bus-width non-removable cap-power-off-card #iommu-cells ti,#tlb-entries interrupt-names ti,buffer-size #sound-dai-cells ti,no-reset-on-init ti,no-idle ti,timer-alwon assigned-clocks assigned-clock-parents ti,timer-dsp ti,timer-pwm ti,timer-secure port2-mode remote-wakeup-connected phys gpmc,num-cs gpmc,num-waitpins nand-bus-width gpmc,device-width ti,nand-ecc-opt gpmc,cs-on-ns gpmc,cs-rd-off-ns gpmc,cs-wr-off-ns gpmc,adv-on-ns gpmc,adv-rd-off-ns gpmc,adv-wr-off-ns gpmc,oe-on-ns gpmc,oe-off-ns gpmc,we-on-ns gpmc,we-off-ns gpmc,rd-cycle-ns gpmc,wr-cycle-ns gpmc,access-ns gpmc,wr-access-ns label multipoint num-eps ram-bits interface-type usb-phy phy-names power iommus ti,phy-type #thermal-sensor-cells opp-hz opp-microvolt opp-supported-hw opp-suspend turbo-mode polling-delay-passive polling-delay coefficients thermal-sensors temperature hysteresis trip cooling-device gpio startup-delay-us reset-gpios vcc-supply ti,model ti,mcbsp 