  m   8  f   (              f                                 rockchip,r88 rockchip,rk3368                                     +            7Rockchip R88       aliases          =/ethernet@ff290000           G/i2c@ff650000            L/i2c@ff660000            Q/i2c@ff140000            V/i2c@ff150000            [/i2c@ff160000            `/i2c@ff170000            e/serial@ff180000             m/serial@ff190000             u/serial@ff690000             }/serial@ff1b0000             /serial@ff1c0000             /spi@ff110000            /spi@ff120000            /spi@ff130000            /mmc@ff0d0000            /mmc@ff0f0000         cpus                         +       cpu-map    cluster0       core0                     core1                     core2                     core3                        cluster1       core0                     core1                     core2                     core3               	            cpu@0            cpu           arm,cortex-a53                            psci                                  cpu@1            cpu           arm,cortex-a53                           psci                                  cpu@2            cpu           arm,cortex-a53                           psci                                  cpu@3            cpu           arm,cortex-a53                           psci                            	      cpu@100          cpu           arm,cortex-a53                           psci                                  cpu@101          cpu           arm,cortex-a53                          psci                                  cpu@102          cpu           arm,cortex-a53                          psci                                  cpu@103          cpu           arm,cortex-a53                          psci                                     arm-pmu           arm,armv8-pmuv3       `          p          q          r          s          t          u          v          w                         	                  psci              arm,psci-0.2             smc       timer             arm,armv8-timer       0                                 
        oscillator            fixed-clock          n6         xin24m                           D      mmc@ff0c0000          0    rockchip,rk3368-dw-mshc rockchip,rk3288-dw-mshc                      @         -р         ;   
     
   D   
   r   
   v        Bbiu ciu ciu-drive ciu-sample            N                               Y   
           `reset         	  ldisabled          mmc@ff0d0000          0    rockchip,rk3368-dw-mshc rockchip,rk3288-dw-mshc                      @         -р         ;   
     
   E   
   s   
   w        Bbiu ciu ciu-drive ciu-sample            N                   !           Y   
           `reset           lokay            s   
   E           
                                                                     default                          	                    mmc@ff0f0000          0    rockchip,rk3368-dw-mshc rockchip,rk3288-dw-mshc                      @         -р         ;   
     
   G   
   u   
   y        Bbiu ciu ciu-drive ciu-sample            N                   #           Y   
           `reset           lokay                        "                            default                        saradc@ff100000           rockchip,saradc                                       $           4           ;   
   I   
  [        Bsaradc apb_pclk         Y   
   W        `saradc-apb          lokay            F         spi@ff110000          (    rockchip,rk3368-spi rockchip,rk3066-spi                               ;   
   A   
  R        Bspiclk apb_pclk                 ,           default                                          +          	  ldisabled          spi@ff120000          (    rockchip,rk3368-spi rockchip,rk3066-spi                               ;   
   B   
  S        Bspiclk apb_pclk                 -           default                                          +          	  ldisabled          spi@ff130000          (    rockchip,rk3368-spi rockchip,rk3066-spi                               ;   
   C   
  T        Bspiclk apb_pclk                 )           default                      !                     +          	  ldisabled          i2c@ff140000          (    rockchip,rk3368-i2c rockchip,rk3288-i2c                                       >                        +            Bi2c         ;   
  N        default            "      	  ldisabled          i2c@ff150000          (    rockchip,rk3368-i2c rockchip,rk3288-i2c                                       ?                        +            Bi2c         ;   
  O        default            #      	  ldisabled          i2c@ff160000          (    rockchip,rk3368-i2c rockchip,rk3288-i2c                                       @                        +            Bi2c         ;   
  P        default            $      	  ldisabled          i2c@ff170000          (    rockchip,rk3368-i2c rockchip,rk3288-i2c                                       A                        +            Bi2c         ;   
  Q        default            %      	  ldisabled          serial@ff180000       &    rockchip,rk3368-uart snps,dw-apb-uart                                  n6         ;   
   M   
  U        Bbaudclk apb_pclk                    7           R           \         	  ldisabled          serial@ff190000       &    rockchip,rk3368-uart snps,dw-apb-uart                                  n6         ;   
   N   
  V        Bbaudclk apb_pclk                    8           R           \         	  ldisabled          serial@ff1b0000       &    rockchip,rk3368-uart snps,dw-apb-uart                                  n6         ;   
   P   
  X        Bbaudclk apb_pclk                    :           R           \         	  ldisabled          serial@ff1c0000       &    rockchip,rk3368-uart snps,dw-apb-uart                                  n6         ;   
   Q   
  Y        Bbaudclk apb_pclk                    ;           R           \         	  ldisabled          dma-controller@ff250000           arm,pl330 arm,primecell              %        @                                      i            t                 ;   
         	  Bapb_pclk          thermal-zones      cpu-thermal            d                     &       trips      cpu_alert0           $                   passive             '      cpu_alert1           8                   passive             (      cpu_crit             s                	   critical             cooling-maps       map0               '      0                    map1               (      0              	            gpu-thermal            d                     &      trips      gpu_alert0           8                   passive             )      gpu_crit             8                	   critical             cooling-maps       map0               )      0                             tsadc@ff280000            rockchip,rk3368-tsadc                (                         %           ;   
   H   
  Z        Btsadc apb_pclk          Y   
         
  `tsadc-apb           init default sleep             *           +           *                   / s        lokay            F            ]                &      ethernet@ff290000             rockchip,rk3368-gmac                 )                                    xmacirq             ,      8  ;   
      
   f   
   g   
   c   
      
      
  ]      M  Bstmmaceth mac_clk_rx mac_clk_tx clk_mac_ref clk_mac_refout aclk_mac pclk_mac            lokay               -        rmii            output             .                              ' B@        default            /           0                 usb@ff500000              generic-ehci                 P                                    ;   
          lokay          usb@ff580000          2    rockchip,rk3368-usb rockchip,rk3066-usb snps,dwc2                X                                    ;   
          Botg         host                                 ,            @   @            lokay          dma-controller@ff600000           arm,pl330 arm,primecell              `        @                                       i            t                 ;   
         	  Bapb_pclk                E      i2c@ff650000          (    rockchip,rk3368-i2c rockchip,rk3288-i2c              e                 ;   
  L        Bi2c                 <           default            0                     +            lokay       syr827@40             silergy,syr827              @        ;           Xvdd_cpu         g  ,         
4         `          @                             1      rtc@51            haoyu,hym8563               Q                     xin32k              U         i2c@ff660000          (    rockchip,rk3368-i2c rockchip,rk3288-i2c              f                         =                        +            Bi2c         ;   
  M        default            2      	  ldisabled          pwm@ff680000          (    rockchip,rk3368-pwm rockchip,rk3288-pwm              h                            default            3        ;   
  _      	  ldisabled          pwm@ff680010          (    rockchip,rk3368-pwm rockchip,rk3288-pwm              h                           default            4        ;   
  _      	  ldisabled          pwm@ff680020          (    rockchip,rk3368-pwm rockchip,rk3288-pwm              h                            ;   
  _      	  ldisabled          pwm@ff680030          (    rockchip,rk3368-pwm rockchip,rk3288-pwm              h 0                          default            5        ;   
  _      	  ldisabled          serial@ff690000       &    rockchip,rk3368-uart snps,dw-apb-uart                i                 ;   
   O   
  W        Bbaudclk apb_pclk                    9           default            6        R           \           lokay          mbox@ff6b0000             rockchip,rk3368-mailbox              k               0                                                   ;   
  E        Bpclk_mailbox                     	  ldisabled          power-management@ff730000         &    rockchip,rk3368-pmu syscon simple-mfd                s            power-controller          !    rockchip,rk3368-power-controller                                    +                H   power-domain@12                     ;   
      
      
      
      
      
      
      
     
     
     
     
     
     
  c   
  h   
  g   
  n   
  o   
  r   
  s   
  f   
  d   
   d   
   h   
   i   
   l   
   k   
   j   
   n   
   m      $  $   7   8   9   :   ;   <   =   >   ?                  power-domain@14                      ;   
      
     
   o   
   p        $   @   A   B                  power-domain@16                     ;   
      
      
   @        $   C                        syscon@ff738000       )    rockchip,rk3368-pmugrf syscon simple-mfd                 s                    I   io-domains        &    rockchip,rk3368-pmu-io-voltage-domain           lokay            +           6         reboot-mode           syscon-reboot-mode          A           HRB         TRB        bRB	        rRB         clock-controller@ff760000             rockchip,rk3368-cru              v                 ;   D        Bxin24m             ,                    ~               
      syscon@ff770000       &    rockchip,rk3368-grf syscon simple-mfd                w                     ,   io-domains        "    rockchip,rk3368-io-voltage-domain           lokay                                                         watchdog@ff800000              rockchip,rk3368-wdt snps,dw-wdt                               ;   
  p                O           lokay          timer@ff810000        ,    rockchip,rk3368-timer rockchip,rk3288-timer                                        B           ;   
  a   
   U        Bpclk timer        spdif@ff880000            rockchip,rk3368-spdif                                         6           ;   
   S   
        
  Bmclk hclk              E           tx          default            F      	  ldisabled          i2s-2ch@ff890000          (    rockchip,rk3368-i2s rockchip,rk3066-i2s                                       (           Bi2s_clk i2s_hclk            ;   
   T   
             E      E           tx rx         	  ldisabled          i2s-8ch@ff898000          (    rockchip,rk3368-i2s rockchip,rk3066-i2s                                      5           Bi2s_clk i2s_hclk            ;   
   R   
             E       E           tx rx           default            G      	  ldisabled          iommu@ff900800            rockchip,iommu                                                  ;   
      
          Baclk iface             H                     	  ldisabled          iommu@ff914000            rockchip,iommu                @            P                                   ;   
      
          Baclk iface                         H                  	  ldisabled          iommu@ff930300            rockchip,iommu                                                  ;   
      
          Baclk iface             H                     	  ldisabled          iommu@ff9a0440            rockchip,iommu                @       @           @                           ;   
      
          Baclk iface                    	  ldisabled          iommu@ff9a0800            rockchip,iommu                                       	          
           ;   
      
          Baclk iface                    	  ldisabled          qos@ffad0000              rockchip,rk3368-qos syscon                                     7      qos@ffad0080              rockchip,rk3368-qos syscon                                    8      qos@ffad0100              rockchip,rk3368-qos syscon                                    9      qos@ffad0180              rockchip,rk3368-qos syscon                                   :      qos@ffad0200              rockchip,rk3368-qos syscon                                    ;      qos@ffad0280              rockchip,rk3368-qos syscon                                   <      qos@ffad0300              rockchip,rk3368-qos syscon                                    =      qos@ffad0380              rockchip,rk3368-qos syscon                                   >      qos@ffad0400              rockchip,rk3368-qos syscon                                    ?      qos@ffae0000              rockchip,rk3368-qos syscon                                     @      qos@ffae0100              rockchip,rk3368-qos syscon                                    A      qos@ffae0180              rockchip,rk3368-qos syscon                                   B      qos@ffaf0000              rockchip,rk3368-qos syscon                                     C      efuse@ffb00000            rockchip,rk3368-efuse                                               +           ;   
  q        Bpclk_efuse     cpu-leakage@17                       temp-adjust@1f                          interrupt-controller@ffb71000             arm,gic-400                                        @                                 @             `                        	                    pinctrl           rockchip,rk3368-pinctrl            ,        -   I                     +            :   gpio@ff750000             rockchip,gpio-bank               u                 ;   
  @                Q            A        Q                                   R      gpio@ff780000             rockchip,gpio-bank               x                 ;   
  A                R            A        Q                             gpio@ff790000             rockchip,gpio-bank               y                 ;   
  B                S            A        Q                                   P      gpio@ff7a0000             rockchip,gpio-bank               z                 ;   
  C                T            A        Q                                   .      pcfg-pull-up             ]            L      pcfg-pull-down           j      pcfg-pull-none           y            M      pcfg-pull-none-12ma          y                       N      emmc       emmc-clk                        J                  emmc-cmd                        K                  emmc-pwr                        L      emmc-bus1                       L      emmc-bus4         @              L            L            L            L      emmc-bus8                       K            K            K            K            K            K            K            K                  emmc-reset                       M            O         gmac       rgmii-pins                      M            M            M            N      	      N      
      N            N            N            N            M            M            M            M            M            M      rmii-pins                       M            M            M            N      	      N            N            M            M            M            M            /         i2c0       i2c0-xfer                         M             M            0         i2c1       i2c1-xfer                        M            M            2         i2c2       i2c2-xfer                   	      M            M            "         i2c3       i2c3-xfer                        M            M            #         i2c4       i2c4-xfer                        M            M            $         i2c5       i2c5-xfer                        M            M            %         i2s    i2s-8ch-bus                     M            M            M            M            M            M            M            M            M            G         pwm0       pwm0-pin                        M            3         pwm1       pwm1-pin                         M            4         pwm3       pwm3-pin                        M            5         sdio0      sdio0-bus1                      L      sdio0-bus4        @              L            L            L            L                  sdio0-cmd                        L                  sdio0-clk                       M                  sdio0-cd                        L      sdio0-wp                        L      sdio0-pwr                       L      sdio0-bkpwr                     L      sdio0-int                       L         sdmmc      sdmmc-clk                 	      M      sdmmc-cmd                 
      L      sdmmc-cd                        L      sdmmc-bus1                      L      sdmmc-bus4        @              L            L            L            L         spdif      spdif-tx                        M            F         spi0       spi0-clk                        L                  spi0-cs0                        L                  spi0-cs1                        L      spi0-tx                     L                  spi0-rx                     L                     spi1       spi1-clk                        L                  spi1-cs0                        L                  spi1-cs1                        L      spi1-rx                     L                  spi1-tx                     L                     spi2       spi2-clk                         L                  spi2-cs0                         L            !      spi2-rx                
      L                   spi2-tx                      L                     tsadc      otp-pin                       M            *      otp-out                      M            +         uart0      uart0-xfer                       L            M      uart0-cts                       M      uart0-rts                       M         uart1      uart1-xfer                        L             M      uart1-cts                        M      uart1-rts                        M         uart2      uart2-xfer                       L            M            6         uart3      uart3-xfer                       L            M      uart3-cts                       M      uart3-rts                       M         uart4      uart4-xfer                        L             M      uart4-cts                        M      uart4-rts                        M         pcfg-pull-none-drv-8ma           y                       J      pcfg-pull-up-drv-8ma             ]                       K      ir     ir-int                       L            T         keys       pwr-key                       L            Q         leds       stby-pwren                        M      led-ctl                      M            S         sdio       wifi-reg-on                      M            W      bt-rst                       M            V         usb    host-vbus-drv                         M            X            chosen          serial2:115200n8          memory           memory                       @         emmc-pwrseq           mmc-pwrseq-emmc            O        default            P                         gpio-keys         
    gpio-keys           default            Q   key-power                       R              GPIO Power             t         gpio-leds         
    gpio-leds      led-0              .               r88:green:led           default            S         ir-receiver           gpio-ir-receiver               .              default            T      sdio-pwrseq           mmc-pwrseq-simple           ;   U      
  Bext_clock           default            V   W           .         .                        vcc18-regulator           regulator-fixed         Xvcc_18           w@         w@                             1                  vcc-host-regulator            regulator-fixed                     R               default            X      	  Xvcc_host                                 1      vcc-io-regulator              regulator-fixed         Xvcc_io           2Z         2Z                             1                  vcc-lan-regulator             regulator-fixed         Xvcc_lan          2Z         2Z                                         -      vcc-sys-regulator             regulator-fixed         Xvcc_sys          LK@         LK@                              1      vccio-wl-regulator            regulator-fixed       	  Xvccio_wl             2Z         2Z                                               vdd-10-regulator              regulator-fixed         Xvdd_10           B@         B@                             1         	compatible interrupt-parent #address-cells #size-cells model ethernet0 i2c0 i2c1 i2c2 i2c3 i2c4 i2c5 serial0 serial1 serial2 serial3 serial4 spi0 spi1 spi2 mmc0 mmc1 cpu device_type reg enable-method #cooling-cells phandle interrupts interrupt-affinity clock-frequency clock-output-names #clock-cells max-frequency clocks clock-names fifo-depth resets reset-names status assigned-clocks assigned-clock-parents bus-width cap-sd-highspeed cap-sdio-irq keep-power-in-suspend mmc-pwrseq non-removable pinctrl-names pinctrl-0 vmmc-supply vqmmc-supply cap-mmc-highspeed #io-channel-cells vref-supply reg-shift reg-io-width #dma-cells arm,pl330-broken-no-flushp arm,pl330-periph-burst polling-delay-passive polling-delay thermal-sensors temperature hysteresis trip cooling-device pinctrl-1 pinctrl-2 #thermal-sensor-cells rockchip,hw-tshut-temp rockchip,hw-tshut-mode rockchip,hw-tshut-polarity interrupt-names rockchip,grf phy-supply phy-mode clock_in_out snps,reset-gpio snps,reset-active-low snps,reset-delays-us tx_delay rx_delay dr_mode g-np-tx-fifo-size g-rx-fifo-size g-tx-fifo-size fcs,suspend-voltage-selector regulator-name regulator-enable-ramp-delay regulator-min-microvolt regulator-max-microvolt regulator-ramp-delay regulator-always-on regulator-boot-on vin-supply #pwm-cells #mbox-cells #power-domain-cells pm_qos pmu-supply vop-supply offset mode-normal mode-recovery mode-bootloader mode-loader #reset-cells audio-supply gpio30-supply gpio1830-supply wifi-supply dmas dma-names power-domains #iommu-cells rockchip,disable-mmu-reset interrupt-controller #interrupt-cells rockchip,pmu ranges gpio-controller #gpio-cells bias-pull-up bias-pull-down bias-disable drive-strength rockchip,pins stdout-path reset-gpios wakeup-source label linux,code enable-active-high 