Ðþí  ·   H  D   (            s  ü    €                                           Foundation-v8A        $   arm,foundation-aarch64 arm,vexpress                      "            1      chosen           =serial0:115200n8          aliases       /   I/bus@8000000/iofpga-bus@300000000/serial@90000        /   Q/bus@8000000/iofpga-bus@300000000/serial@a0000        /   Y/bus@8000000/iofpga-bus@300000000/serial@b0000        /   a/bus@8000000/iofpga-bus@300000000/serial@c0000        cpus             "            1       cpu@0            icpu       
   arm,armv8            u                 y            Šspin-table           ˜    € ÿø      cpu@1            icpu       
   arm,armv8            u                y            Šspin-table           ˜    € ÿø      cpu@2            icpu       
   arm,armv8            u                y            Šspin-table           ˜    € ÿø      cpu@3            icpu       
   arm,armv8            u                y            Šspin-table           ˜    € ÿø      l2-cache0            cache            ©             µ         Ã            memory@80000000          imemory            u    €       €      €       €         timer            arm,armv8-timer       0   Ë                              
           Öõá       pmu          arm,armv8-pmuv3       0   Ë       <          =          >          ?         spe-pmu       '   arm,statistical-profiling-extension-v1           Ë               watchdog@2a440000            arm,sbsa-gwdt             u    *D             *E                  Ë                   æ         clock-24000000           fixed-clock          ò             Ön6          ÿv2m:clk24mhz             Ã         clock-1000000            fixed-clock          ò             Ö B@         ÿv2m:refclk1mhz        clock-32768          fixed-clock          ò             Ö  €          ÿv2m:refclk32khz       bus@8000000          arm,vexpress,v2m-p1 simple-bus           "            1         x                                                                                                                            *           ?     `  =                                                                                                                                                                                                                                                                         	              	              
              
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        !              !              "              "              #              #              $              $              %              %              &              &              '              '              (              (              )              )              *              *      ethernet@202000000           smsc,lan91c111           u                  Ë         iofpga-bus@300000000             simple-bus           "            1                             sysreg@10000             arm,vexpress-sysreg          u            serial@90000             arm,pl011 arm,primecell          u 	              Ë           K              Ruartclk apb_pclk          serial@a0000             arm,pl011 arm,primecell          u 
              Ë           K              Ruartclk apb_pclk          serial@b0000             arm,pl011 arm,primecell          u               Ë           K              Ruartclk apb_pclk          serial@c0000             arm,pl011 arm,primecell          u               Ë           K              Ruartclk apb_pclk          virtio@130000            virtio,mmio          u               Ë   *            interrupt-controller@2c001000            arm,gic-400 arm,cortex-a15-gic                      "            ^      @   u    ,             ,               , @             , `                  Ë      	           Ã            	model compatible interrupt-parent #address-cells #size-cells stdout-path serial0 serial1 serial2 serial3 device_type reg next-level-cache enable-method cpu-release-addr cache-level cache-unified phandle interrupts clock-frequency timeout-sec #clock-cells clock-output-names ranges #interrupt-cells interrupt-map-mask interrupt-map clocks clock-names interrupt-controller 